SAM9G45 Atmel Corporation, SAM9G45 Datasheet - Page 168

no-image

SAM9G45

Manufacturer Part Number
SAM9G45
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G45

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Coprocessor Interface
8.8
8-12
CPABORT
Coprocessor pipeline
CPINSTR[31:0]
CPDOUT[3:0]
The CPABORT signal being asserted HIGH indicates that an
aborted. CPABORT is asserted in the cycle after the Memory stage of the aborting
LDC/STC instruction. This is shown in Figure 8-9.
CHSDE[1:0]
CHSEX[1:0]
CPDIN[3:0]
nCPMREQ
CPBURST
CPABORT
CLK
Copyright © 2001-2003 ARM Limited. All rights reserved.
LDC/STC
0000
Fetch
Decode
ABSENT
0001
GO
Execute 1
ABSENT
LAST
0000
Figure 8-9 CPBURST and CPABORT timing
Execute 2
Memory 1
Memory 2
Write 1
/
instruction has
ARM DDI0198D
Write 2

Related parts for SAM9G45