PEB 20542 F V1.3 Infineon Technologies, PEB 20542 F V1.3 Datasheet - Page 126

no-image

PEB 20542 F V1.3

Manufacturer Part Number
PEB 20542 F V1.3
Description
IC CTRLR DMA SERIAL 2-CH TQFP144
Manufacturer
Infineon Technologies
Series
SEROCCO™r
Datasheet

Specifications of PEB 20542 F V1.3

Function
Serial Optimized Communications Controller
Interface
HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LFQFP
Includes
Bit Processor Functions, Serial Communication Controllers (SCCs)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB20542FV1.3X
SP000007633
Data Sheet
5.2
5.2.1
Each register description is organized in three parts:
• a head with general information about reset value, access type (read/write), offset
• a table containing the bit information (name of bit positions);
• a section containing the detailed description of each bit.
Register 1
CPU Accessibility:
Reset Value:
Offset Address:
typical usage:
SWR
Bit
address and usual handling;
7
0
Detailed Register Description
Global Registers
Software Reset Command
Self clearing command bit:
bit=’0’
bit=’1’
GCMDR
Global Command Register
6
0
read/write
00
00
written by CPU,
evaluated by SEROCCO-D
H
H
No software reset command is issued.
Causes SEROCCO-D to perform a complete reset
identical to hardware reset.
5
0
Global Command Bits
5-126
4
0
3
0
Register Description (GCMDR)
2
0
1
0
PEB 20542
PEF 20542
2000-09-14
SWR
0

Related parts for PEB 20542 F V1.3