PNX1501E,557 NXP Semiconductors, PNX1501E,557 Datasheet - Page 185

IC MEDIA PROC 266MHZ 456-BGA

PNX1501E,557

Manufacturer Part Number
PNX1501E,557
Description
IC MEDIA PROC 266MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1501E,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.14 V ~ 1.26 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Ram Size
-
Other names
935274728557
PNX1501E
PNX1501E

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PNX1501E,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
Volume 1 of 1
Table 11: CLOCK MODULE REGISTERS
PNX15XX_SER_3
Product data sheet
Bit
PLL Registers
Offset 0x04,7000
Reset values set for expected frequencies for faster boot-up, shorter boot code.
31:30
29
28
27:24
23:21
20:12
11:10
9:4
3:2
1
0
Offset 0x04,7004
Reset values set for expected frequencies for faster boot-up, shorter boot code.
31:30
29
28
27:24
23:21
20:12
11:10
9:4
3:2
1
0
Symbol
Reserved
Turn Off Acknowledge
PLL Lock
pll0_adj
Reserved
pll0_n
Reserved
pll0_m
pll0_p
pll0_pd
pll0_bp
Reserved
Turn Off Acknowledge
PLL Lock
pll1_adj
Reserved
pll1_n
Reserved
pll1_m
pll1_p
pll1_pd
pll1_bp
3.2 Registers Description
PLL0_CTL
PLL1_CTL
Acces
s
R/W
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Value
-
-
-
0
-
0x4A
-
0x5
0
0
1
-
-
-
4
-
0x22
-
6
2
0
1
Rev. 3 — 17 March 2006
Description
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Indicates that during a frequency change that the clock has been
driven low.
A ‘1’ indicates that the PLL is locked
Current adjustment.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
9-bit N parameter to PLL0
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
6-bit M parameter to PLL0.
2-bit P parameter to PLL0.
1: powerdown PLL0
0: Do not bypass the DDS
1: Bypass the DDS and use the xtal (27 MHz). Normal Operating
mode.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
Indicates that during a frequency change that the clock has been
driven low.
A ‘1’ indicates that the PLL is locked
Current adjustment.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
9-bit N parameter to PLL1.
To ensure software backward compatibility unused or reserved bits
must be written as zeros and ignored upon read.
6-bit M parameter to PLL1.
2-bit P parameter to PLL1.
1: powerdown PLL1
0: Do not bypass the DDS.
1: Bypass the DDS and use the xtal (27 MHz)
Section 2.2.1 on page
Section 2.2.1 on page
Section 2.2.1 on page
Section 2.2.1 on page
Section 2.2.1 on page
Section 2.2.1 on page
Section 2.2.1 on page
Chapter 5: The Clock Module
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
PNX15xx Series
5-8.
5-8.
5-8.
5-8.
5-8.
5-8.
5-8.
5-34

Related parts for PNX1501E,557