MC908AP32CFBE Freescale, MC908AP32CFBE Datasheet - Page 84

no-image

MC908AP32CFBE

Manufacturer Part Number
MC908AP32CFBE
Description
Manufacturer
Freescale
Datasheet

Specifications of MC908AP32CFBE

Cpu Family
HC08
Device Core Size
8b
Frequency (max)
8MHz
Interface Type
SCI/SPI
Total Internal Ram Size
2KB
# I/os (max)
32
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
44
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
32KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AP32CFBE
Manufacturer:
Freescale
Quantity:
6
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC908AP32CFBE
Quantity:
96
Part Number:
MC908AP32CFBER
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Clock Generator Module (CGM)
84
1. Choose the desired bus frequency, f
2. Choose a practical PLL reference frequency, f
3. Calculate N:
4. Calculate and verify the adequacy of the VCO and bus frequencies f
solve for the other.
The relationship between f
where P is the power of two multiplier, and can be 0, 1, 2, or 3
the reference is 32.768kHz and R = 1.
Frequency errors to the PLL are corrected at a rate of f
this rate must be as fast as possible. The VCO frequency must be an integer multiple of this rate.
The relationship between the VCO frequency, f
where N is the integer range multiplier, between 1 and 4095.
In cases where desired bus frequency has some tolerance, choose f
either by other module requirements (such as modules which are clocked by CGMXCLK), cost
requirements, or ideally, as high as the specified range allows. See
Specifications.
Choose the reference divider, R = 1.
When the tolerance on the bus frequency is tight, choose f
and R = 1. If f
practical choices of f
RCLK
R
cannot meet this requirement, use the following equation to solve for R with
RCLK
=
round R
, and choose the f
f
BUS
VCLK
MC68HC908AP Family Data Sheet, Rev. 4
and f
N
MAX
=
=
2
P
×
VCLK
round
BUSDES
f
f
×
VCLK
VCLK
f
BUS
f
f
------------------------- -
CGMPCLK
VCLKDES
is governed by the equation:
f
RCLK
R f
------------------------------------ -
=
=
=
RCLK
, or the desired VCO frequency, f
f
×
RCLK
2
----------- f
2
----------- f
---------- -
2
f
RCLK
VCLK
P
P
R
R
P
VCLKDES
VCLK
N
N
×
that gives the lowest R.
=
(
(
×
4
, and the reference clock divider, R. Typically,
2
RCLK
RCLK
integer
2
, and the reference frequency, f
P
P
RCLK
×
4
)
)
×
/R. For stability and lock time reduction,
RCLK
f
f
------------------------- -
BUS
VCLKDES
f
RCLK
to an integer divisor of f
Chapter 22 Electrical
VCLK
RCLK
and f
to a value determined
Freescale Semiconductor
VCLKDES
BUS
.
RCLK
; and then
BUSDES
, is
,

Related parts for MC908AP32CFBE