IPR-SDRAM/HPDDR2 Altera, IPR-SDRAM/HPDDR2 Datasheet - Page 42
IPR-SDRAM/HPDDR2
Manufacturer Part Number
IPR-SDRAM/HPDDR2
Description
IP CORE Renewal Of IP-SDRAM/HDDR2
Manufacturer
Altera
Datasheet
1.IP-SDRAMHPDDR.pdf
(88 pages)
Specifications of IPR-SDRAM/HPDDR2
Software Application
IP CORE, Memory Controllers, SDRAM
Supported Families
Stratix FPGAs, Quartus II
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Lead Free Status / RoHS Status
na
- Current page: 42 of 88
- Download datasheet (4Mb)
4–14
Interfaces and Signals
Interface Description
DDR and DDR2 SDRAM High-Performance Controller User Guide
This section describes the following topics:
■
■
This section describes the following local-side interface requests. You can use the half-
rate and full-rate modes with both Avalon-MM and native interface modes.
■
■
■
■
■
■
■
■
■
■
■
Full Rate Write, Avalon-MM Interface Mode
Figure 4–5 on page 4–15
using the Local Interface Protocol option set to Avalon Memory-Mapped interface.
The figure shows three back-to-back write requests, each of burst size 2 to sequential
addresses. In full-rate mode, the controller allows you to use burst size 1 or 2. To
achieve the highest throughput, you should use bursts of size 2, which correspond to
a complete memory burst of 4. Bursts of size 1 on the local interface are only half as
efficient because each request still corresponds to a memory burst of size 4 but only of
half of the data is used.
“Interface Description”
“Signals” on page 4–37
“Full Rate Write, Avalon-MM Interface Mode” on page 4–14
“Full Rate Write, Native Interface Mode—Non-Consecutive Write” on page 4–17
“Half Rate Write, Avalon-MM Interface Mode” on page 4–20
“Half Rate Write, Native Interface Mode” on page 4–22
“Full Rate Read, Avalon-MM Interface Mode” on page 4–25
“Half Rate Read, Native Interface Mode” on page 4–27
“Half Rate Read, Avalon-MM Interface Mode—Non-Consecutive Read” on
page 4–28
“Full Rate, Native Interface Mode—Alternate Read-Write” on page 4–31
“User Refresh Control” on page 4–34
“Self-Refresh and Power-Down Commands” on page 4–35
“Auto-Precharge Commands” on page 4–36
shows write accesses with a controller in full-rate mode and
Chapter 4: Functional Description
© March 2009 Altera Corporation
Interfaces and Signals
Related parts for IPR-SDRAM/HPDDR2
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
IP CORE Renewal Of IP-SDRAM/DDR
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-SDRAM/DDR2
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-SDRAM/HPDDR
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-RLDRAMII
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-HPMCII
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-RLDII/UNI
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-SRAM/QDRII
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet: