R5F21324ANSP#U1 Renesas Electronics America, R5F21324ANSP#U1 Datasheet - Page 192

MCU 1KB FLASH 16K ROM 20-LSSOP

R5F21324ANSP#U1

Manufacturer Part Number
R5F21324ANSP#U1
Description
MCU 1KB FLASH 16K ROM 20-LSSOP
Manufacturer
Renesas Electronics America
Series
R8C/3x/32Ar
Datasheet

Specifications of R5F21324ANSP#U1

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
POR, PWM, Voltage Detect, WDT
Number Of I /o
15
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
20-LSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F21324ANSP#U1
Manufacturer:
Renesas Electronics America
Quantity:
135
Under development
R8C/32A Group
REJ09B0458-0020 Rev.0.20
Page 162 of 583
14.3
Figure 14.2
14.3.1
Count starts
14.3.1.1
0%
Note:
1. A watchdog timer interrupt or watchdog timer reset is generated.
The period for acknowledging refreshment operation to the watchdog timer (write to the WDTR register) can
be selected by bits WDTRCS0 and WDTRCS1 in the OFS2 register. Figure 14.2 shows the Refresh
Acknowledgement Period for Watchdog Timer.
Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, a refresh
operation executed during the refresh acknowledgement period is acknowledged. Any refresh operation
executed during the period other than the above is processed as an incorrect write, and a watchdog timer
interrupt or watchdog timer reset (selectable by the PM12 bit in the PM1 register) is generated.
Do not execute any refresh operation while the count operation of the watchdog timer is stopped.
Processed as
incorrect write
Processed as incorrect write
Functional Description
Common Items for Multiple Modes
Processed as incorrect write
Refresh Acknowledgment Period
Preliminary specification
Specifications in this manual are tentative and subject to change.
Refresh Acknowledgement Period for Watchdog Timer
25%
(1)
Refresh can be acknowledged
Watchdog timer period
Refresh can be acknowledged
(1)
Nov 05, 2008
50%
Refresh can be acknowledged
(1)
75%
Refresh can be
acknowledged
Underflow
100%
Refresh acknowledge period
100% (WDTRCS1 to WDTRCS0 = 11b)
75% (WDTRCS1 to WDTRCS0 = 10b)
50% (WDTRCS1 to WDTRCS0 = 01b)
25% (WDTRCS1 to WDTRCS0 = 00b)
WDTRCS0, WDTRCS1: Bits in OFS2 register
14. Watchdog Timer

Related parts for R5F21324ANSP#U1