ST72F344K4T6 STMicroelectronics, ST72F344K4T6 Datasheet - Page 168

MCU 8BIT 16KB FLASH MEM 32-LQFP

ST72F344K4T6

Manufacturer Part Number
ST72F344K4T6
Description
MCU 8BIT 16KB FLASH MEM 32-LQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F344K4T6

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
Processor Series
ST72F3x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
34
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST72F34X-SK/RAIS, ST7MDT40-EMU3, STX-RLINK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
For Use With
497-5046 - KIT TOOL FOR ST7/UPSD/STR7 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-5611

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F344K4T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F344K4T6
Manufacturer:
ST
0
Part Number:
ST72F344K4T6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F344K4T6TR
Manufacturer:
ST
0
On-chip peripherals
11.7.3
168/247
Figure 71.
General description
In addition to receiving and transmitting data, I2C3S converts it from serial to parallel format
and vice versa. The interrupts are enabled or disabled by software. The I2C3S is connected
to the I
standard I
transmitter/receiver.
In order to fully emulate standard I
peripheral prevents I
register and the RAM buffers using DMA.
Communication flow
A serial data transfer normally begins with a start condition and ends with a stop condition.
Both start and stop conditions are generated by an external master. Refer to
the standard protocol. The I2C3S is not a master and is not capable of generating a
start/stop condition on the SDA line. The I2C3S is capable of recognizing 3 slave addresses
which are user programmable. The three I
enabled/disabled by software.
Since the I2C3S interface always acts as a slave it does not generate a clock. Data and
addresses are transferred as 8-bit bytes, MSB first. The first byte following the start
condition contains the slave address. A 9th clock pulse follows the 8 clock cycles of a byte
transfer, during which the receiver must send an acknowledge bit to the transmitter.
SDA or SDAI
SCL or SCLI
2
C bus by a data pin (SDA) and by a clock pin (SCL). It can be connected both with a
2
C bus and a Fast I
I
2
C3S interface block diagram
CONTROL LOGIC
2
C clock signal stretching and performs data transfer between the shift
I
I
I
2
2
2
C SLAVE ADDRESS 3
C SLAVE ADDRESS 1
C SLAVE ADDRESS 2
COMPARATOR
2
C bus. The interface operates only in Slave mode as
Doc ID 12321 Rev 5
2
C EEPROM devices with highest transfer speed, the
SHIFT REGISTER
2
Slave 3 Interrupt
C slave addresses can be individually
Slave 1 or 2 Interrupt
8-BIT
DMA
RAM
SLAVE 1 BUFFER
SLAVE 2 BUFFER
SLAVE 3 BUFFER
DATA E
256 BYTES
256 BYTES
128 BYTES
256 BYTES
ST72344xx ST72345xx
SHADOW
REGISTER
2
PROM
CPU
Figure 67
for

Related parts for ST72F344K4T6