ST72F344K4T6 STMicroelectronics, ST72F344K4T6 Datasheet - Page 144

MCU 8BIT 16KB FLASH MEM 32-LQFP

ST72F344K4T6

Manufacturer Part Number
ST72F344K4T6
Description
MCU 8BIT 16KB FLASH MEM 32-LQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F344K4T6

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
Processor Series
ST72F3x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
34
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST72F34X-SK/RAIS, ST7MDT40-EMU3, STX-RLINK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
For Use With
497-5046 - KIT TOOL FOR ST7/UPSD/STR7 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-5611

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F344K4T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F344K4T6
Manufacturer:
ST
0
Part Number:
ST72F344K4T6TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F344K4T6TR
Manufacturer:
ST
0
On-chip peripherals
Note:
144/247
Control register 1 (SCICR1)
Reset value: x000 0000 (x0h)
Bit 7 = R8 Receive data bit 8.
Bit 6 = T8 Transmit data bit 8.
Bit 5 = SCID Disabled for low power consumption
Bit 4 = M Word length.
The M bit must not be modified during a data transfer (both transmission and reception).
Bit 3 = WAKE Wakeup method.
Bit 2 = PCE Parity control enable.
Bit 1 = PS Parity selection.
R8
This bit is used to store the 9th bit of the received word when M = 1.
This bit is used to store the 9th bit of the transmitted word when M = 1.
When this bit is set the SCI prescalers and outputs are stopped and the end of the
current byte transfer in order to reduce power consumption.This bit is set and cleared
by software.
0: SCI enabled
1: SCI prescaler and outputs disabled
This bit determines the word length. It is set or cleared by software.
0: 1 Start bit, 8 Data bits, 1 Stop bit
1: 1 Start bit, 9 Data bits, 1 Stop bit
This bit determines the SCI Wake-Up method, it is set or cleared by software.
0: Idle Line
1: Address Mark
This bit selects the hardware parity control (generation and detection). When the parity
control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1;
8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared
by software. Once it is set, PCE is active after the current byte (in reception and in
transmission).
0: Parity control disabled
1: Parity control enabled
This bit selects the odd or even parity when the parity generation/detection is enabled
(PCE bit set). It is set and cleared by software. The parity is selected after the current
byte.
0: Even parity
1: Odd parity
7
T8
SCID
Doc ID 12321 Rev 5
M
Read/Write
WAKE
PCE
ST72344xx ST72345xx
PS
PIE
0

Related parts for ST72F344K4T6