ATA6613P-PLPW Atmel, ATA6613P-PLPW Datasheet - Page 164

MCU W/LIN TXRX REG WTCHDG 48-QFN

ATA6613P-PLPW

Manufacturer Part Number
ATA6613P-PLPW
Description
MCU W/LIN TXRX REG WTCHDG 48-QFN
Manufacturer
Atmel
Series
AVR® ATA66 LIN-SBCr
Datasheet

Specifications of ATA6613P-PLPW

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
23
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
48-QFN Exposed Pad
Processor Series
ATA6x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
SPI, TWI, USART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
23
Number Of Timers
3
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
6.15.3
164
Atmel ATA6612/ATA6613
Counter Unit
The main part of the 8-bit Timer/Counter is the programmable bi-directional counter unit.
ure 6-54
Figure 6-54. Counter Unit Block Diagram
Signal description (internal signals):
Depending on the mode of operation used, the counter is cleared, incremented, or decre-
mented at each timer clock (clk
source, selected by the Clock Select bits (CS22:0). When no clock source is selected
(CS22:0 = 0) the timer is stopped. However, the TCNT2 value can be accessed by the CPU,
regardless of whether clk
counter clear or count operations.
The counting sequence is determined by the setting of the WGM21 and WGM20 bits located
in the Timer/Counter Control Register (TCCR2A) and the WGM22 located in the Timer/Coun-
ter Control Register B (TCCR2B). There are close connections between how the counter
behaves (counts) and how waveforms are generated on the Output Compare outputs OC2A
and OC2B. For more details about advanced counting sequences and waveform generation
(see
The Timer/Counter Overflow Flag (TOV2) is set according to the mode of operation selected
by the WGM22:0 bits. TOV2 can be used for generating a CPU interrupt.
“Modes of Operation” on page
count
direction
clear
clk
top
bottom
shows a block diagram of the counter and its surrounding environment.
Tn
DATA BUS
TCNTn
T2
is present or not. A CPU write overrides (has priority over) all
Increment or decrement TCNT2 by 1.
Selects between increment and decrement.
Clear TCNT2 (set all bits to zero).
Timer/Counter clock, referred to as clk
Signalizes that TCNT2 has reached maximum value.
Signalizes that TCNT2 has reached minimum value (zero).
T2
direction
count
). clk
clear
bottom
168).
Control Logic
T2
can be generated from an external or internal clock
top
TOVn
(Int.Req.)
clk
Tn
Prescaler
T2
in the following.
Oscillator
T/C
9111H–AUTO–01/11
clk
I/O
TOSC2
TOSC1
Fig-

Related parts for ATA6613P-PLPW