ATA6613P-PLPW Atmel, ATA6613P-PLPW Datasheet - Page 132

MCU W/LIN TXRX REG WTCHDG 48-QFN

ATA6613P-PLPW

Manufacturer Part Number
ATA6613P-PLPW
Description
MCU W/LIN TXRX REG WTCHDG 48-QFN
Manufacturer
Atmel
Series
AVR® ATA66 LIN-SBCr
Datasheet

Specifications of ATA6613P-PLPW

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
23
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
48-QFN Exposed Pad
Processor Series
ATA6x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
SPI, TWI, USART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
23
Number Of Timers
3
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
132
Atmel ATA6612/ATA6613
Figure 6-38. T1/T0 Pin Sampling
The synchronization and edge detector logic introduces a delay of 2.5 to 3.5 system clock
cycles from an edge has been applied to the T1/T0 pin to the counter is updated.
Enabling and disabling of the clock input must be done when T1/T0 has been stable for at
least one system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is
generated.
Each half period of the external clock applied must be longer than one system clock cycle to
ensure correct sampling. The external clock must be guaranteed to have less than half the
system clock frequency (f
uses sampling, the maximum frequency of an external clock it can detect is half the sampling
frequency (Nyquist sampling theorem). However, due to variation of the system clock fre-
quency and duty cycle caused by Oscillator source (crystal, resonator, and capacitors)
tolerances, it is recommended that maximum frequency of an external clock source is less
than f
An external clock source can not be prescaled.
Figure 6-39. Prescaler for Timer/Counter0 and Timer/Counter1
Note:
PSRSYNC
CS12
CS10
CS11
clk
clk_I/O
T0
T1
I/O
1. The synchronization logic on the input pins (
Tn
clk
/2.5.
Synchronization
I/O
Synchronization
D
LE
Q
ExtClk
Synchronization
D
TIMER/COUNTER1 CLOCK SOURCE
0
< f
Q
clk_I/O
/2) given a 50/50% duty cycle. Since the edge detector
clk
Clear
T1
T1/T0)
10-BIT T/C PRESCALER
CS02
CS00
CS01
D
is shown in
Q
(1)
Edge Detector
TIMER/COUNTER0 CLOCK SOURCE
0
Figure
6-38.
clk
T0
Tn_sync
(To Clock
Select Logic)
9111H–AUTO–01/11

Related parts for ATA6613P-PLPW