LPC47S457-NC SMSC [SMSC Corporation], LPC47S457-NC Datasheet - Page 97

no-image

LPC47S457-NC

Manufacturer Part Number
LPC47S457-NC
Description
Advanced I/O with X-Bus Interface
Manufacturer
SMSC [SMSC Corporation]
Datasheet
The parallel port logic can change powerdown modes when the ECP mode is changed through the ecr register or when
the parallel port mode is changed through the configuration registers.
6.9 Real Time Clock
The Real Time Clock Supercell (RTC) is a complete time of day clock with alarm, day of month alarm, one hundred
year calendar, a century byte, and a programmable periodic interrupt. The RTC address space consists of two-128
byte banks of CMOS RAM (Bank0 and Bank1.) Each bank is accessible via address and data ports. These access
ports have relocatable addresses and are accessible by the CPU. The 128 bytes of Bank0 contain the following:
eleven registers of time, calendar, century, and alarm data, four control and status registers, and 112 bytes of
general-purpose registers. The 128 bytes of Bank1 contain general-purpose registers.
Features:
6.9.1
The RTC configuration registers, in Logical Device Number 0x06, provide activation control and the base address for
the run-time registers (See Table 45)
The activate bit register 0x30, Bit D0 enables RTC/CMOS Bank0.
The activate bit register 0x30, Bit D1 enables RTC/CMOS Bank1.
SMSC DS – LPC47S45x
INDEX
Allow 32kHz-clock input or a 32kHz crystal.
Counts seconds, minutes, and hours of the day.
Counts days of the week, date, month and year.
Binary or BCD representation of time, calendar and alarm.
24-hour daily alarm.
30-day alarm.
RTC/CMOS Bank Addresses are relocatable.
The RTC CMOS Bank0 index register (70h) is shadowed
RTC power source is switched internally between the VTR and VBAT pins according to VTR_PWRGD
Lockable CMOS Ram Address Ranges.
Polarity selection on IRQ8
0x30
0x60
0x61
0x62
0x63
0x70
CONFIGURATION REGISTERS
TYPE
R/W
R/W
R/W
R/W
R/W
R/W
RESET
0x00
0x00
0x70
0x00
0x74
0x00
PCI
RESET
SOFT
0x00
0x00
0x70
0x00
0x74
0x00
Table 45 − RTC Configuration Registers
VCC
POR
0x00
0x00
0x70
0x00
0x74
0x00
DATASHEET
POR
0x00
0x00
0x00
0x00
0x00
0x00
VTR
Page 97 of 259
Primary Interrupt Select (Note 1)
D7
RESERVED
RTC/CMOS Bank0 Primary Base Address High Byte
“0”
RTC/CMOS Bank0 Primary Base Address Low Byte
A7
“0”
A7
Activate
CMOS Bank1 Primary Base Address High Byte
CMOS Bank1 Primary Base Address Low Byte
D6
“0”
A6
“0”
A6
D5
“0”
A5
“0”
A5
D4
“0”
A4
“0”
A4
DESCRIPTION
D3
A1
1
A3
A1
1
A3
D2
A1
0
A2
A1
0
A2
D1
Activate
CMOS
Bank1
A9
A1
A9
A1
Rev. 07/09/2001
D0
Activate
RTC/
CMOS
Bank0
A8
“0” Note
A8
“0” Note

Related parts for LPC47S457-NC