PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 433

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
Interrupt Status Register 3 (Read)
ISR3
All bits are reset when ISR3 is read.
If bit GCR.VIS is set, interrupt statuses in ISR3 are flagged although they are masked by
register IMR3. However, these masked interrupt statuses neither generate a signal on
INT, nor are visible in register GIS.
ES
SEC
LLBSC
Data Sheet
ES
7
Errored Second
This bit is set if at least one enabled interrupt source by ESM is set
during the time interval of one second. Interrupt sources of ESM
register:
LFA = Loss of frame alignment detected
FER = Framing error received
CER = CRC error received
AIS
LOS = Loss-of-signal (red alarm)
CVE = Code violation detected
SLIP = Transmit slip or receive slip positive/negative detected
Second Timer
The internal one-second timer has expired. The timer is derived from
clock RCLK.
Line Loop-Back Status Change/PRBS Status Change
Depending on bit LCR1.EPRM the source of this interrupt status
changed:
LCR1.EPRM = 0: This bit is set, if the LLB activate signal or the LLB
deactivate signal is detected over a period of 33,16 ms with a bit error
rate less than 10
The LLBSC bit is also set, if the current detection status is left, i.e., if
the bit error rate exceeds 10
The actual detection status can be read from the FRS1.LLBAD and
FRS1.LLBDD, respectively.
PRBS Status Change
LCR1.EPRM = 1: With any change of state of the PRBS synchronizer
this bit is set. The current status of the PRBS synchronizer is
indicated in FRS1.LLBAD.
SEC
= Alarm indication signal (blue alarm)
-2
.
433
LLBSC
-2
.
RSN
T1/J1 Registers
FALC56 V1.2
RSP
0
PEB 2256
2002-08-27
(6B)

Related parts for PEB2256E