PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 391

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
XHF3
XTF3
XME3
SRES3
Common Configuration Register 3 (Read/Write)
Value after reset: 00
CCR3
RADD2
Data Sheet
7
RADD2 RCRC2 XCRC2
Transmit HDLC Frame - HDLC Channel 3
After having written up to 32 bytes to the XFIFO3, this command
initiates the transmission of a HDLC frame.
Transmit Transparent Frame - HDLC Channel 3
Initiates the transmission of a transparent frame without HDLC
framing.
Transmit Message End - HDLC Channel 3
Indicates that the data block written last to the XFIFO3 completes the
current frame. The FALC
properly by appending the CRC and the closing flag sequence to the
data.
Signaling Transmitter Reset - HDLC Channel 3
The transmitter of the signaling controller is reset. XFIFO3 is cleared
of any data and an abort sequence (seven 1s) followed by interframe
time fill is transmitted. In response to SRES3 an XPR3 interrupt is
generated.
This command can be used by the CPU to abort a frame currently in
transmission.
Receive Address Pushed to RFIFO2
If this bit is set, the received HDLC channel 2 address information (1
or 2 bytes, depending on the address mode selected via
MODE2.MDS02) is pushed to RFIFO2. This function is applicable in
non-auto mode and transparent mode 1.
H
391
®
can terminate the transmission operation
ITF2
XMFA2
RFT12
T1/J1 Registers
RFT02
FALC56 V1.2
0
PEB 2256
2002-08-27
(8B)

Related parts for PEB2256E