PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 178

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
FS/DL data on system transmit highway (XDI), time slot 0:
Figure 69
5.5.2.1
The pulse length of SYPR and RFM is always the basic T1/J1 bit width (648 ns) in 1.544-
MHz mode or the E1 bit width (488 ns) in 2.048-MHz mode.
This chapter describes the system highway operation in 1.544-MHz mode only. If the
system highway is operated in 2.048-MHz mode, the description given in
Chapter 4.5.2.1
SYPX Offset Calculation
T:
BF:
SC:
X:
0
5
Data Sheet
T
T
4:
T
Time between the active edge of SCLKX after SYPX pulse begin and beginning
of the next frame (F-bit, channel phase 0), measured in number of SCLKX clock
intervals; maximum delay: T
Basic frequency; 1.544 Mbit/s
System clock rate; 1.544, 3.088, 6.176, or 12.352 MHz
Programming value to be written to registers RC0 and RC1 (see
max
Transmit Offset Programming
: X = (200
Transmit FS/DL Bits on XDI (T1/J1)
X = 3 - T + (7
on
page 111
MSB
1
SC/BF) - T + 3
2
SC/BF)
applies.
3
max
FS/DL Time-Slot
= (200
4
178
5
SC/BF) - (7
6
Functional Description T1/J1
7
FS/DL
LSB
8
SC/BF) - 1
FS/DL Data Bit
ITD06460
FALC56 V1.2
page
PEB 2256
2002-08-27
356).

Related parts for PEB2256E