W83627DHG Nuvoton Technology Corporation of America, W83627DHG Datasheet - Page 165

no-image

W83627DHG

Manufacturer Part Number
W83627DHG
Description
IC I/O CONTROLLER 128-QFP
Manufacturer
Nuvoton Technology Corporation of America
Datasheet

Specifications of W83627DHG

Applications
PC's, PDA's
Interface
LPC
Voltage - Supply
3.3V
Package / Case
128-XFQFN
Mounting Type
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83627DHG
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
W83627DHG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W83627DHG
Quantity:
95
Company:
Part Number:
W83627DHG
Quantity:
5 000
Part Number:
W83627DHG-A
Manufacturer:
WINBOND-PBF
Quantity:
3
Part Number:
W83627DHG-A
Manufacturer:
WINBOND/PBF
Quantity:
8
Part Number:
W83627DHG-A
Manufacturer:
WINBOND/PBF
Quantity:
508
Part Number:
W83627DHG-A
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W83627DHG-A
Quantity:
1 200
Part Number:
W83627DHG-AC
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W83627DHG-C
Manufacturer:
Winbond
Quantity:
1 000
Part Number:
W83627DHG-P
Manufacturer:
Winbond
Quantity:
1 000
Part Number:
W83627DHG-P
Manufacturer:
IDT
Quantity:
165
Part Number:
W83627DHG-P
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W83627DHG-PT
Manufacturer:
NUVOTON
Quantity:
20 000
Part Number:
W83627DHG-PT
0
Bit 7: This bit reflects the complement of the Busy input.
Bit 6: This bit reflects the nAck input.
Bit 5: This bit reflects the PError input.
Bit 4: This bit reflects the Select input.
Bit 3: This bit reflects the nFault input.
Bit 2-0: These three bits are not implemented and are always logical 1 during a read.
12.3.4 Device Control Register (DCR)
The bit definitions are as follows:
Bit 7, 6: These two bits are always read as logical one and cannot be written.
Bit 5: If the mode is 000 or 010, this bit has no effect and the direction is always out. In other modes,
Bit 4: Interrupt request enable. When this bit is set to logical 1, it enables interrupt requests from the
parallel port to the CPU on the low-to-high transition on ACK#.
Bit 3: This bit is inverted and output to the SLIN# output.
Bit 2: This bit is output to the INIT# output.
Bit 1: This bit is inverted and output to the AFD# output.
Bit 0: This bit is inverted and output to the STB# output.
12.3.5 CFIFO (Parallel Port Data FIFO) Mode = 010
This mode is defined only for the forward direction. Bytes written or DMAed to this FIFO are transmitted
by a hardware handshake to the peripheral using the standard parallel port protocol. Transfers to the
FIFO are byte-aligned.
12.3.6 ECPDFIFO (ECP Data FIFO) Mode = 011
When the direction bit is 0, bytes written or DMAed to this FIFO are transmitted by a hardware
handshake to the peripheral using the ECP parallel port protocol. Transfers to the FIFO are
byte-aligned.
When the direction bit is 1, data bytes from the peripheral are read via automatic hardware handshake
from ECP into this FIFO. Reads or DMAs from the FIFO return bytes of ECP data to the system.
0
1
0
1
the parallel port is in output mode.
the parallel port is in input mode.
The printer is not selected.
The printer is selected.
7
1
6
1
5
4
3
-153-
2
1
0
Publication Release Date: Aug, 22, 2007
strobe
autofd
nInit
SelectIn
ackIntEn
Direction
W83627DHG
Version 1.4

Related parts for W83627DHG