EP4SGX290KF40C3N Altera, EP4SGX290KF40C3N Datasheet - Page 877

IC STRATIX IV GX 290K 1517FBGA

EP4SGX290KF40C3N

Manufacturer Part Number
EP4SGX290KF40C3N
Description
IC STRATIX IV GX 290K 1517FBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX290KF40C3N

Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17248
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2624

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX290KF40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX290KF40C3N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX290KF40C3NB
Manufacturer:
ALTERA
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
Figure 5–17. Option 1 for Transmitter Core Clocking (Channel and CMU PLL Reconfiguration Mode)
February 2011 Altera Corporation
FPGA Fabric
tx_clkout[0]
Low-speed parallel clock generated by the TX0 local divider (tx_clkout[0])
High-speed serial clock generated by the CMU0 PLL
Figure 5–17
channels of a transceiver block.
Consider the following scenario:
Option 2 is applicable in this scenario because the design requires all four regular
transceiver channels to be reconfigured to different data rates and functional modes.
Each channel can be reconfigured to a different functional mode using the channel
and CMU PLL reconfiguration mode.
Enable this option if you want the individual transmitter channel tx_clkout
signals to provide the write clock to their respective Transmit Phase Compensation
FIFOs.
This option is typically enabled when each transceiver channel is reconfigured to a
different functional mode using channel reconfiguration.
Four regular transceiver channels configured at 3 Gbps and different functional
modes.
Channel and CMU PLL reconfiguration mode is enabled in the
ALTGX_RECONFIG MegaWizard Plug-In Manager.
You want to reconfigure each of the four regular transceiver channels to different
data rates and different functional modes.
Option 2: Use the Respective Channel Transmitter Core Clocks
shows the sharing of channel 0’s tx_clkout between all four regular
TX0 (3 Gbps/1.5 Gbps)
TX1 (3 Gbps/1.5 Gbps)
TX2 (3 Gbps/1.5 Gbps)
TX3 (3 Gbps/1.5 Gbps)
Transceiver Block
RX3
RX1
RX2
RX0
Stratix IV Device Handbook Volume 2: Transceivers
CMU1 PLL
CMU0 PLL
5–31

Related parts for EP4SGX290KF40C3N