EP4SGX290KF40C3N Altera, EP4SGX290KF40C3N Datasheet - Page 717

IC STRATIX IV GX 290K 1517FBGA

EP4SGX290KF40C3N

Manufacturer Part Number
EP4SGX290KF40C3N
Description
IC STRATIX IV GX 290K 1517FBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX290KF40C3N

Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17248
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2624

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX290KF40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX290KF40C3N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX290KF40C3NB
Manufacturer:
ALTERA
0
Chapter 2: Transceiver Clocking in Stratix IV Devices
Transceiver Channel Datapath Clocking
Table 2–11. Receiver Datapath Clock Frequencies in x4 Bonded Functional Modes with Deskew FIFO
February 2011 Altera Corporation
PCIe ×4 (Gen 1)
PCIe ×4 (Gen 2)
XAUI
Functional Mode
The parallel recovered clock from the receiver PMA in each channel clocks the word
aligner in that channel. The parallel recovered clock from Channel 0 clocks the
deskew FIFO and the write port of the rate match FIFO in all four bonded channels.
The low-speed parallel clock from the CMU0 clock divider block in CMU0_Channel clocks
the read port of the rate match FIFO, the 8B/10B decoder, and the write port of the
byte deserializer (if enabled) in all four bonded channels. The low-speed parallel clock
or its divide-by-two version (if byte deserializer is enabled) clocks the write port of
the receiver phase compensation FIFO. It is also driven on the coreclkout port as the
FPGA fabric-Transceiver interface clock. You can use the coreclkout signal to latch
the receiver data and status signals in the FPGA fabric for all four bonded channels.
Table 2–11
with deskew FIFO.
Data Rate
(Gbps)
3.125
2.5
5
lists the receiver datapath clock frequencies in ×4 bonded functional modes
Serial Recovered
Clock Frequency
1.5625 MHz
1.25 GHz
2.5 GHz
Transmitter PCS Clock
Parallel Recovered
Clock and Parallel
Frequency (MHz)
312.5
250
500
Stratix IV Device Handbook Volume 2: Transceivers
Without Byte
Deserializer
Interface Clock Frequency
FPGA-Fabric Transceiver
(MHz)
250
N/A
N/A
Deserializer
With Byte
156.25
(MHz)
125
250
2–45

Related parts for EP4SGX290KF40C3N