LAN9420I-NU Standard Microsystems (SMSC), LAN9420I-NU Datasheet - Page 26

no-image

LAN9420I-NU

Manufacturer Part Number
LAN9420I-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420I-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420I-NU
Manufacturer:
Standard
Quantity:
368
Part Number:
LAN9420I-NU
Manufacturer:
SMSC
Quantity:
7 468
Part Number:
LAN9420I-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.4 (12-17-08)
3.2.4
3.2.4.1
3.2.4.2
3.2.4.2.1
Configuration
BAR0...BAR2
BAR3
BAR4
BAR5
Expansion ROM
SPACE
PCI Target Interface
The PCI target interface implements the address spaces listed in
The PCI Configuration space is used to identify PCI Devices, configure memory ranges, and manage
interrupts. The Host initializes and configures the PCI Device during a plug-and-play process.
The PCI Target Interface supports 32-bit slave accesses only. Non 32-bit PCI target reads to
LAN9420/LAN9420i will result in a full 32-bit read. Non 32-bit PCI target writes to LAN9420/LAN9420i
will be silently discarded.
PCI Configuration Space Registers
PCI Configuration Space Registers include the standard PCI header registers and PCIB extensions to
implement power management control/status registers. See
CSR (CONFIG CSR)," on page 149
Control and Status Registers (CSR)
The PCI Target Interface allows PCI bus masters to directly access the LAN9420/LAN9420i Control
and Status registers via memory or I/O operations. Each set of operations has an associated address
range that defines it as follows:
CSR ENDIANNESS
The Non-Prefetchable address range contains a double mapping of the CSR. These mappings allow
the registers to be accessed in little endian or big endian order.
Mapping"
The non-prefetchable (NP) address range is mapped in BAR3. No data prefetch is performed when
serving PCI transactions targeting this address range.
The I/O address range is mapped in BAR4.
256 bytes
1 KB
256B
-
illustrates the mapping. BA is the base address, as specified by BAR3.
SIZE
PCI standard and PCIB-specific registers
RESERVED
Control and Status Registers (Non-prefetchable area)
Control and Status Registers (I/O area)
RESERVED
RESERVED
Table 3.1 PCI Address Spaces
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
DATASHEET
for further details. These registers exist in the configuration space.
26
RESOURCE
Section 4.6, "PCI Configuration Space
Table
Figure 3.3, "CSR Double Endian
3.1.
SMSC LAN9420/LAN9420i
Datasheet

Related parts for LAN9420I-NU