LAN9420I-NU Standard Microsystems (SMSC), LAN9420I-NU Datasheet - Page 104

no-image

LAN9420I-NU

Manufacturer Part Number
LAN9420I-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420I-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420I-NU
Manufacturer:
Standard
Quantity:
368
Part Number:
LAN9420I-NU
Manufacturer:
SMSC
Quantity:
7 468
Part Number:
LAN9420I-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.4 (12-17-08)
4.3.1
31:21
19:14
BITS
13:8
6:2
20
7
1
0
RESERVED
Descriptor Byte Ordering (DBO)
When set, the device operates in big-endian mode for descriptors. In big-
endian mode descriptor byte lanes 0-3 and 1-2 are swapped. CSR bit
positions within each byte are not changed.
This bit should be cleared to ‘0’ for normal operation.
RESERVED
Programmable Burst Length (PBL)
Indicates the maximum number of DWORDs to be transferred in one DMA
transaction. This will be the maximum value that is used in a single block
read/write. The DMAC will always attempt to burst transfer the length
specified in the PBL each time it starts a burst transfer.
PBL can be programmed with permissible values of 1, 2, 4, 8, 16 and 32.
Any other value will result in undefined behavior.
Big-Endian/Little-Endian (BLE)
Specifies the byte ordering for data buffers. When set, the DMAC operates
in big-endian mode when accessing data buffers in Host memory. In big-
endian mode buffer byte lanes 0-3 and 1-2 are swapped.
This bit should be cleared to ‘0’ for normal operation.
Descriptor Skip Length (DSL)
Specifies the number of DWORDs to skip between two unchained
descriptors.
Bus Arbitration (BAR)
When this bit is set the RX DMA operations are given priority while
guarantying TX at least one grant in between consecutive RX packets.
When cleared, the arbitration ratio is dictated by the BUS_CFG[26:25] field.
Software Reset (SRST)
When this bit is set, the DMAC and MAC are reset. This is a self-clearing
bit.
Note:
Bus Mode Register (BUS_MODE)
This register establishes the bus operating modes for the DMAC.
Offset:
It will take up to 120ns for the SRST to complete
DESCRIPTION
0000h
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
DATASHEET
104
Size:
32 bits
R/W/SC
TYPE
SMSC LAN9420/LAN9420i
R/W
R/W
R/W
R/W
R/W
RO
RO
DEFAULT
001000b
00000b
Datasheet
0b
0b
0b
0b
-
-

Related parts for LAN9420I-NU