LAN9420I-NU Standard Microsystems (SMSC), LAN9420I-NU Datasheet - Page 134

no-image

LAN9420I-NU

Manufacturer Part Number
LAN9420I-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420I-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420I-NU
Manufacturer:
Standard
Quantity:
368
Part Number:
LAN9420I-NU
Manufacturer:
SMSC
Quantity:
7 468
Part Number:
LAN9420I-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.4 (12-17-08)
4.4.13
31:17
BITS
15:2
16
1
0
RESERVED
TX Checksum Offload Engine Enable (TX_COE_EN)
The COE_EN may only be changed if the TX path is disabled. If it is desired
to disable the TX_COE_EN during run time, it is safe to do so only after the
MAC is disabled and the MIL is empty.
0: The TXCOE is bypassed
1: The TXCOE is enabled
RESERVED
RX Checksum Offload Engine Mode (RX_COE_MODE)
This register indicates whether the COE will check for VLAN tags or a
SNAP header prior to beginning its checksum calculation. In its default
mode, the calculation will always begin 14 bytes into the frame.
The COE_MODE may only be changed if the RX path is disabled. If it is
desired to change this value during run time, it is safe to do so only after
the MAC is disabled and the MIL is empty.
0: Begin checksum calculation after first 14 bytes of Ethernet Frame
1: Begin checksum calculation at start of L3 packet by adjusting for VLAN
tags and/or SNAP header.
RX Checksum Offload Engine Enable (RX_COE_EN)
The COE_EN may only be changed if the RX path is disabled. If it is
desired to disable the COE_EN during run time, it is safe to do so only after
the MAC is disabled and the MIL is empty.
0: The RXCOE is bypassed
1: The RXCOE is enabled
Note:
Checksum Offload Engine Control Register (COE_CR)
This register controls the RX and TX checksum offload engines
Offset:
When the RXCOE is enabled, automatic pad stripping must be
disabled (PADSTR bit of the
and vice versa. These functions cannot be enabled
simultaneously.
DESCRIPTION
00B0h
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
DATASHEET
MAC Control Register
134
Size:
(MAC_CR))
32 bits
.
TYPE
SMSC LAN9420/LAN9420i
R/W
R/W
R/W
RO
RO
DEFAULT
Datasheet
0b
0b
0b
-
-

Related parts for LAN9420I-NU