XC68HC12A0CPV8 Freescale Semiconductor, XC68HC12A0CPV8 Datasheet - Page 452

IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112

XC68HC12A0CPV8

Manufacturer Part Number
XC68HC12A0CPV8
Description
IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of XC68HC12A0CPV8

Controller Family/series
68HC12
No. Of I/o's
68
Eeprom Memory Size
1KB
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
1
Core Size
16 Bit
Program Memory Size
60KB
Peripherals
ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Glossary
memory location — Each M68HC12 memory location holds one byte of data and has a unique
memory map — A pictorial representation of all memory locations in a computer system.
MI-Bus — See "Freescale interconnect bus".
microcontroller — Microcontroller unit (MCU). A complete computer system, including a CPU,
modulo counter — A counter that can be programmed to count to any number from zero to its
most significant bit (MSB) — The leftmost digit of a binary number.
Freescale interconnect bus (MI-Bus) — The Freescale Interconnect Bus (MI Bus) is a serial
Freescale scalable CAN (msCAN) — The Scalable controller area network is a serial
msCAN — See "Scalable CAN".
MSI — See "multiple serial interface".
multiple serial interface — A module consisting of multiple independent serial I/O sub-systems,
multiplexer — A device that can select one of a number of inputs and pass the logic level of that
nibble — A set of four bits (half of a byte).
object code — The output from an assembler or compiler that is itself executable machine code,
opcode — A binary code that instructs the CPU to perform an operation.
open-drain — An output that has no pullup transistor. An external pullup device can be
Technical Data
452
address. To store information in a memory location, the CPU places the address of the
location on the address bus, the data information on the data bus, and asserts the write
signal. To read information from a memory location, the CPU places the address of the
location on the address bus and asserts the read signal. In response to the read signal,
the selected memory location places its data onto the data bus.
memory, a clock oscillator, and input/output (I/O) on a single integrated circuit.
maximum possible modulus.
communications protocol which supports distributed real-time control efficiently and with
a high degree of noise immunity.
communications protocol that efficiently supports distributed real-time control with a very
high level of data integrity.
e.g. two SCI and one SPI.
input on to the output.
or is suitable for processing to produce executable machine code.
connected to the power supply to provide the logic 1 output voltage.
Glossary
MC68HC912D60A — Rev. 3.1
Freescale Semiconductor

Related parts for XC68HC12A0CPV8