XC68HC12A0CPV8 Freescale Semiconductor, XC68HC12A0CPV8 Datasheet - Page 296

IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112

XC68HC12A0CPV8

Manufacturer Part Number
XC68HC12A0CPV8
Description
IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of XC68HC12A0CPV8

Controller Family/series
68HC12
No. Of I/o's
68
Eeprom Memory Size
1KB
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
1
Core Size
16 Bit
Program Memory Size
60KB
Peripherals
ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Freescale Interconnect Bus
16.7 MI Bus clock rate
16.8 SCI0/MI Bus registers
SC0BDH — MI Bus Clock Rate Control Register
SC0BDL — MI Bus Clock Rate Control Register
Technical Data
296
RESET:
RESET:
BTST
SBR7
Bit 7
Bit 7
0
0
BSPL
SBR6
6
0
6
0
The MI Bus clock rate is set via the SCI baud registers. To use the
MI Bus, the MCLK clock frequency that drives the SCI clock generator
must be selected to match the minimum resolution of the MI Bus logic.
This is expressed by the following formula:
MCLK = 16 • n • (2 • Push_field_bit_rate) = 16 • n • 40kHz = n • 640kHz
where ‘n’ is an integer and 20kHz is the minimum Push field bit rate for
the MI Bus. Values for MCLK could be 640kHz,1280kHz, 1920kHz, …,
n • 640kHz. The value ‘n’ is the modulus for the MI Bus baud register.
MCLK may be the output of the PLL circuit or it may be the EXTAL/2
input of the MCU. Refer to
MI Bus operation is controlled by the same group of registers as is used
for the SCI. However the functions of some of the bits are modified when
in MI Bus mode. A description of the registers, as applicable to the
MI Bus function, is given here.
In MI Bus mode, bits that have no meaning are reserved by Freescale,
and are not described.
BRLD
SBR5
5
0
5
0
Freescale Interconnect Bus
SBR12
SBR4
4
0
4
0
SBR11
SBR3
Clock Divider
3
0
3
0
SBR10
SBR2
2
0
2
1
Chains.
SBR9
SBR1
MC68HC912D60A — Rev. 3.1
1
0
1
0
Freescale Semiconductor
SBR8
SBR0
Bit 0
Bit 0
0
0
High
Low
$00C0
$00C1

Related parts for XC68HC12A0CPV8