XC68HC12A0CPV8 Freescale Semiconductor, XC68HC12A0CPV8 Datasheet - Page 390

IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112

XC68HC12A0CPV8

Manufacturer Part Number
XC68HC12A0CPV8
Description
IC, 16BIT MCU, 68HC12, 8MHZ, TQFP-112
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of XC68HC12A0CPV8

Controller Family/series
68HC12
No. Of I/o's
68
Eeprom Memory Size
1KB
Ram Memory Size
2KB
Cpu Speed
8MHz
No. Of Timers
1
Core Size
16 Bit
Program Memory Size
60KB
Peripherals
ADC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Development Support
19.4.5.2 INSTRUCTION - Hardware Instruction Decode
INSTRUCTION — BDM Instruction Register (hardware command explanation)
Technical Data
390
RESET:
BIT 7
H/F
0
DATA
6
0
CLKSW — BDMCLK Clock Switch
The WRITE_BD_BYTE@FF01 command that changes CLKSW
including 150 cycles after the data portion of the command should be
timed at the old speed. Beginning with the start of the next BDM
command, the new clock can be used for timing BDM communications.
If ECLK rate is slower than BDMCLK rate, CLKSW is ignored and BDM
system is forced to operate with ECLK.
The INSTRUCTION register is written by the BDM hardware as a result
of serial data shifted in on the BKGD pin. It is readable and writable in
Special Peripheral mode on the parallel bus. It is discussed here for two
conditions: when a hardware command is executed and when a
firmware command is executed.
Read and write: all modes
The hardware clears the INSTRUCTION register if 512 BDMCLK cycles
occur between falling edges from the host.
The bits in the BDM instruction register have the following meanings
when a hardware command is executed.
H/F — Hardware/Firmware Flag
0 = BDM system operates with BCLK.
1 = BDM system operates with ECLK.
0 = Firmware command
1 = Hardware command
R/W
5
0
Development Support
BKGND
4
0
W/B
3
0
BD/U
2
0
MC68HC912D60A — Rev. 3.1
1
0
0
Freescale Semiconductor
BIT 0
0
0
$FF00

Related parts for XC68HC12A0CPV8