NUC100LC1BN Nuvoton Technology Corporation of America, NUC100LC1BN Datasheet - Page 315

IC MCU 32BIT 32KB FLASH 48LQFP

NUC100LC1BN

Manufacturer Part Number
NUC100LC1BN
Description
IC MCU 32BIT 32KB FLASH 48LQFP
Manufacturer
Nuvoton Technology Corporation of America
Series
NuMicro™r
Datasheets

Specifications of NUC100LC1BN

Core Processor
ARM Cortex-M0
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, LVD, POR, PS2, PWM, WDT
Number Of I /o
35
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NUC100LC1BN
Manufacturer:
NuvoTon
Quantity:
1 600
Part Number:
NUC100LC1BN
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
NUC100LC1BN
Manufacturer:
NUVOTON
Quantity:
20 000
Capture Control Register (CCR2)
Register
CCR2
Bits
[31:24]
[23]
[22]
[21]
[20]
[19]
CFLRI3
CFLRI2
31
23
15
7
NuMicro™ NUC100 Series Technical Reference Manual
Offset
PWMA_BA+0x54 R/W
PWMB_BA+0x54 R/W
Descriptions
Reserved
CFLRI3
CRLRI3
Reserved
CAPIF3
CAPCH3EN
CRLRI3
CRLRI2
30
22
14
6
Reserved
Reserved
R/W
Reserved
CFLR3 Latched Indicator Bit
When PWM group input channel 3 has a falling transition, CFLR3 was latched with the
value of PWM down-counter and this bit is set by hardware.
In Medium Density, software can write 0 to clear this bit to zero.
In Low Density, software can write 0 to clear this bit to zero if BCn bit is 0, and can
Write 1 to clear this bit to zero if BCn bit is 1.
CRLR3 Latched Indicator Bit
When PWM group input channel 3 has a rising transition, CRLR3 was latched with the
value of PWM down-counter and this bit is set by hardware.
In Medium Density, software can write 0 to clear this bit to zero.
In Low Density, software can write 0 to clear this bit to zero if BCn bit is 0, and can
Write 1 to clear this bit to zero if BCn bit is 1.
Reserved
Channel 3 Capture Interrupt Indication Flag
If PWM group channel 3 rising latch interrupt is enabled (CRL_IE3=1), a rising
transition occurs at PWM group channel 3 will result in CAPIF3 to high; Similarly, a
falling transition will cause CAPIF3 to be set high if PWM group channel 3 falling latch
interrupt is enabled (CFL_IE3=1).
Write 1 to clear this bit to zero
Channel 3 Capture Function Enable
1 = Enable capture function on PWM group channel 3
0 = Disable capture function on PWM group channel 3
When Enable, Capture latched the PWM-counter and saved to CRLR (Rising latch)
29
21
13
5
Description
PWM Group A Capture Control Register
PWM Group B Capture Control Register
(Medium Density Only)
CAPIF3
CAPIF2
28
20
12
4
- 315 -
Reserved
Reserved
CAPCH3EN
CAPCH2EN
27
19
11
3
Publication Release Date: Oct 22, 2010
FL_IE3
FL_IE2
26
18
10
2
RL_IE3
RL_IE2
25
17
9
1
Revision V1.06
Reset Value
0x0000_0000
0x0000_0000
INV3
INV2
24
16
8
0

Related parts for NUC100LC1BN