MCF5272VM66 Freescale Semiconductor, MCF5272VM66 Datasheet - Page 469

IC MPU 66MHZ COLDFIRE 196-MAPBGA

MCF5272VM66

Manufacturer Part Number
MCF5272VM66
Description
IC MPU 66MHZ COLDFIRE 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272VM66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
196-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Cpu Speed
66MHz
Embedded Interface Type
UART, QSPI, USB, TDM
Digital Ic Case Style
BGA
No. Of Pins
196
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VM66
Manufacturer:
FREESCAL
Quantity:
30 000
Part Number:
MCF5272VM66
Manufacturer:
MOTOLOLA
Quantity:
648
Part Number:
MCF5272VM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MCF5272VM66
0
Part Number:
MCF5272VM66 K75N
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VM66J
Manufacturer:
FREESCAL
Quantity:
416
Part Number:
MCF5272VM66J
Manufacturer:
Freescale
Quantity:
178
Part Number:
MCF5272VM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66K75N
Manufacturer:
Freescal
Quantity:
18
Part Number:
MCF5272VM66K75N
Manufacturer:
ALTERA
0
Part Number:
MCF5272VM66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VM66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
20.11 Bus Arbitration
The MCF5272 does not allow external bus masters. There are three on-chip bus masters. These are the
ColdFire core, the Fast Ethernet Controller, and the memory-to-memory DMA Controller.
20.12 Reset Operation
The MCF5272 supports four types of reset, two of which are external hardware resets (master reset and
normal reset), a soft reset, which is generated by setting SCR[SOFTRST], and the software watchdog
reset.
There are two reset input pins, RSTI and DRESETEN. When DRESETEN is asserted, any of the reset
sources reset the SDRAM controller. When DRESETEN is negated, the SDRAM controller is not reset.
This is useful during software debugging since it is preferable to retain SDRAM data in the case of
catastrophic system failure. In a production system, if may be preferable to tie DRESETEN low.
Master reset resets the entire MCF5272 including the SDRAM controller. Master reset occurs when both
RSTI and DRESETEN are asserted simultaneously. This is the reset that should be applied to the
MCF5272 device at power up.
Normal reset resets all of the MCF5272 with the exception of the SDRAM controller. Normal reset occurs
when RSTI is asserted and DRESETEN is negated. Normal reset allows DRAM refresh cycles to continue
at the programmed rate and with the programmed waveform timing while the remainder of the system is
being reset, maintaining the data stored in DRAM.
SCR[SOFTRST] resets all on-chip peripherals and devices connected to RSTO. It resets the SDRAM
controller only when DRESETEN is asserted.
The software watchdog reset acts as an internally generated normal reset when DRESETEN is negated. It
resets the SDRAM controller only when DRESETEN is asserted.
Freescale Semiconductor
TEA normally should be asserted for no more than three CLKIN periods.
The minimum is two clock periods.
TEA is internally synchronized on the rising edge of CLKIN. Depending on
when this synchronization takes place, the Cx cycle may not occur.
Master reset must be asserted for all power-on resets. This is done by driving
RSTI and DRESETEN low simultaneously. Failure to assert master reset
during power-on sequences results in unpredictable DRAM controller
behavior.
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
NOTE
NOTE
NOTE
Bus Operation
20-21

Related parts for MCF5272VM66