UPD78F0552MA-FAA-AX Renesas Electronics America, UPD78F0552MA-FAA-AX Datasheet - Page 504

no-image

UPD78F0552MA-FAA-AX

Manufacturer Part Number
UPD78F0552MA-FAA-AX
Description
MCU 8BIT 16-SSOP
Manufacturer
Renesas Electronics America
Series
78K0/Kx2-Lr
Datasheet

Specifications of UPD78F0552MA-FAA-AX

Core Processor
78K/0
Core Size
8-Bit
Speed
10MHz
Connectivity
I²C, LIN, UART/USART
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
9
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
78K0/Kx2-L
15.2 Configuration of Serial Interface IICA
R01UH0028EJ0400 Rev.4.00
Sep 27, 2010
Serial interface IICA includes the following hardware.
(1) IICA shift register (IICA)
(2) Slave address register 0 (SVA0)
This register is used to convert 8-bit serial data to 8-bit parallel data and vice versa in synchronization with the
serial clock. This register can be used for both transmission and reception.
The actual transmit and receive operations can be controlled by writing and reading operations to this register.
Cancel the wait state and start data transfer by writing data to this register during the wait period.
This register can be set by an 8-bit memory manipulation instruction.
Reset signal generation clears IICA to 00H.
Cautions 1. Do not write data to the IICA register during data transfer.
This register stores seven bits of local addresses {A6, A5, A4, A3, A2, A1, A0} when in slave mode.
This register can be set by an 8-bit memory manipulation instruction.
However, rewriting to this register is prohibited while STD0 = 1 (while the start condition is detected).
Reset signal generation clears SVA0 to 00H.
Address: FFA5H
2. Write or read the IICA register only during the wait period. Accessing the IICA register in a
3. When communication is reserved, write data to the IICA register after the interrupt triggered
Symbol
IICA
communication state other than during the wait period is prohibited. When the device serves
as the master, however, the IICA register can be written only once after the communication
trigger bit (STT0) is set to 1.
by a stop condition is detected.
Registers
Control registers
Item
7
Table 15-1. Configuration of Serial Interface IICA
Figure 15-3. Format of IICA Shift Register (IICA)
After reset: 00H
6
IICA shift register (IICA)
Slave address register 0 (SVA0)
IICA control register 0 (IICACTL0)
IICA status register 0 (IICAS0)
IICA flag register 0 (IICAF0)
IICA control register 1 (IICACTL1)
IICA low-level width setting register (IICWL)
IICA high-level width setting register (IICWH)
Port input mode register 6 (PIM6)
Port output mode register 6 (POM6)
Port mode register 6 (PM6)
Port register 6 (P6)
5
R/W
4
Configuration
3
CHAPTER 15 SERIAL INTERFACE IICA
2
1
0
490

Related parts for UPD78F0552MA-FAA-AX