MC68331CEH20 Freescale Semiconductor, MC68331CEH20 Datasheet - Page 180

IC MCU 32BIT 20MHZ 132-PQFP

MC68331CEH20

Manufacturer Part Number
MC68331CEH20
Description
IC MCU 32BIT 20MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68331CEH20

Core Processor
CPU32
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
18
Program Memory Type
ROMless
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Controller Family/series
68K
No. Of I/o's
18
Cpu Speed
20MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
No. Of Pwm Channels
2
Digital Ic Case Style
PQFP
Rohs Compliant
Yes
Processor Series
M683xx
Core
CPU32
Data Bus Width
32 bit
Data Ram Size
80 B
Interface Type
QSPI, SCI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
18
Number Of Timers
1
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Cpu Family
68K/M683xx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
20MHz
Program Memory Size
Not Required
Total Internal Ram Size
80Byte
# I/os (max)
18
Number Of Timers - General Purpose
1
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
132
Package Type
PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Ram Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68331CEH20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68331CEH20
Manufacturer:
NXP
Quantity:
14
Part Number:
MC68331CEH20
Manufacturer:
NXP
Quantity:
22
Part Number:
MC68331CEH20
Manufacturer:
NXP
Quantity:
36
Part Number:
MC68331CEH20
Manufacturer:
FREESCAL
Quantity:
36
Part Number:
MC68331CEH20
Manufacturer:
FREESCLA
Quantity:
20 000
A
A-4
Notes for Tables A–4 and A–4a
1. All internal registers retain data at 0 Hz
2 This parameter is periodically sampled rather than 100% tested.
3. Assumes that a low-leakage external filter network is used to condition clock synthesizer input voltage. Total
4. Proper layout procedures must be followed to achieve specifications.
5. Assumes that stable V
6. Internal VCO frequency (f
7. Stability is the average deviation from the programmed frequency measured over the specified interval at
Num
external resistance from the XFC pin due to external leakage must be greater than 15 M to guarantee this
specification. Filter network geometry can vary depending upon operating environment (See 4.3 System
Clock).
the time V
required for PLL lock after changing the W and Y frequency control bits in the synthesizer control register
(SYNCR) while the PLL is running, and to the period required for the clock to lock after LPSTOP.
divide-by-two circuit that is not in the synthesizer feedback loop. When X = 0, the divider is enabled, and f
= f
maximum specified f
maximum f
ble external clock signal. Noise injected into the PLL circuitry via V
oscillator frequency increase the C
straint on control system operation, this parameter should be measured during functional testing of the final
system.
1
2
3
4
5
6
VCO
PLL Reference Frequency Range
System Frequency
On-Chip PLL System Frequency
External Clock Operation
PLL Lock Time
VCO Frequency
Limp Mode Clock Frequency
CLKOUT Stability
SYNCR X bit = 0
SYNCR X bit = 1
Short term (5 s interval)
Long term (500 s interval)
4. When X = 1, the divider is disabled, and f
DD
sys
. Measurements are made with the device powered by filtered supplies and clocked by a sta-
and V
Table A-4a 20.97 MHz Clock Control Timing
(V
Characteristic
Freescale Semiconductor, Inc.
DD
DDSYN
2,3,4,5
sys
6
For More Information On This Product,
and V
DDSYN
2,3,4,7
.
1
VCO
are valid until RESET is released. This specification also applies to the period
ELECTRICAL CHARACTERISTICS
DDSYN
is applied, and that the crystal oscillator is stable. Lock time is measured from
) is determined by SYNCR W and Y bit values. The SYNCR X bit controls a
Go to: www.freescale.com
stab
= 5.0 Vdc 5%, V
32.768 kHz reference)
percentage for a given interval. When clock stability is a critical con-
Symbol
C
f
f
f
VCO
t
f
limp
sys
lpll
stab
SS
ref
sys
= 0 Vdc, T
= f
VCO
0.131
–0.05
–0.5
Min
A
25
dc
dc
2. X must equal one when operating at
= T
DDSYN
L
to T
and V
2 (f
f
H,
sys
f
sys
20.97
20.97
20.97
sys
Max
0.05
0.5
50
20
max/2
max
SS
max)
and variation in crystal
USER’S MANUAL
MHz
MHz
MHz
Unit
kHz
ms
MC68331
sys

Related parts for MC68331CEH20