ATXMEGA16A4-CUR Atmel, ATXMEGA16A4-CUR Datasheet - Page 440

MCU AVR 16+4KB FLASH 49VFBGA

ATXMEGA16A4-CUR

Manufacturer Part Number
ATXMEGA16A4-CUR
Description
MCU AVR 16+4KB FLASH 49VFBGA
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA16A4-CUR

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
16KB (8K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
49-VFBGA
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA16A4-CUR
Manufacturer:
Atmel
Quantity:
10 000
8077H–AVR–12/09
20 SPI – Serial Peripheral Interface ......................................................... 229
21 USART ................................................................................................... 235
22 IRCOM - IR Communication Module .................................................. 256
19.10
19.11
19.12
19.13
19.14
20.1
20.2
20.3
20.4
20.5
20.6
20.7
20.8
20.9
21.1
21.2
21.3
21.4
21.5
21.6
21.7
21.8
21.9
21.10
21.11
21.12
21.13
21.14
21.15
21.16
21.17
22.1
Register Description - TWI Slave ..................................................................223
Register Summary - TWI ...............................................................................228
Register Summary - TWI Master ...................................................................228
Register Summary - TWI Slave .....................................................................228
Interrupt Vector Summary .............................................................................228
Features ........................................................................................................229
Overview ........................................................................................................229
Master Mode ..................................................................................................230
Slave Mode ....................................................................................................230
Data Modes ...................................................................................................231
DMA Support .................................................................................................232
Register Description ......................................................................................232
Register Summary .........................................................................................234
SPI Interrupt vectors ......................................................................................234
Features ........................................................................................................235
Overview ........................................................................................................235
Clock Generation ...........................................................................................237
Frame Formats ..............................................................................................240
USART Initialization .......................................................................................241
Data Transmission - The USART Transmitter ...............................................241
Data Reception - The USART Receiver ........................................................242
Asynchronous Data Reception ......................................................................243
The Impact of Fractional Baud Rate Generation ...........................................246
USART in Master SPI Mode ..........................................................................247
USART SPI vs. SPI .......................................................................................247
Multi-processor Communication Mode ..........................................................248
IRCOM Mode of Operation ............................................................................249
DMA Support .................................................................................................249
Register Description ......................................................................................249
Register Summary .........................................................................................255
Interrupt Vector Summary .............................................................................255
Features ........................................................................................................256
XMEGA A
vii

Related parts for ATXMEGA16A4-CUR