ZL50018 ZARLINK [Zarlink Semiconductor Inc], ZL50018 Datasheet - Page 34

no-image

ZL50018

Manufacturer Part Number
ZL50018
Description
2 K Digital Switch with Enhanced Stratum 3 DPLL
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50018GA
Manufacturer:
ZARLINK
Quantity:
5
Part Number:
ZL50018GAG2
Manufacturer:
TECCOR
Quantity:
5 600
Part Number:
ZL50018QCG1
Manufacturer:
ZARLINK
Quantity:
201
Part Number:
ZL50018QCG1
Manufacturer:
ZARLINK
Quantity:
81
For example, if Stream 4 Channel 2 is switched to Stream 5 Channel 9 with variable delay, the data will be output in
the same 125 µs frame. Contrarily, if Stream 6 Channel 1 is switched to Stream 9 Channel 3, the information will
appear in the following frame.
8.2
In this mode, frame integrity is maintained in all switching configurations. The delay though the switch is 2 frames -
Input Channel + Output Channel. This can result in a minimum of 1 frame + 1 channel delay if the last channel on a
stream is switched to the first channel of a stream. The maximum delay is 3 frames - 1 channel. This occurs when
the first channel of a stream is switched to the last channel of a stream. The constant delay mode is available for all
output channels.
The data throughput delay is expressed as a function of ST-BUS/GCI-Bus frames, input channel number (m) and
output channel number (n). The data throughput delay (T) is:
The constant delay mode is controlled by V/C (bit 14) in the Connection Memory Low when CMM = 0. When this bit
is set low, the channel is in constant delay mode. If VAREN (bit 4) in the Control Register (CR) is set (to enable
variable throughput delay on a chip-wide basis), the device can still be programmed to operate in constant delay
mode.
T = Delay between input and output
STio5
STio9
STi4
CH2
CH9
STi6
CH1
CH3
n = output channel number
m = input channel number
Constant Delay Mode
L = last channel = 31, 63, 127, or 255 for 2.048 Mbps, 4.096 Mbps, 8.192 Mbps, or 16.384 Mbps respectively.
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
Figure 19 - Data Throughput Delay for Variable Delay
Table 4 - Delay for Variable Delay Mode
1 frame - (m-n)
CH4 CH5 CH6
CH4 CH5 CH6
CH4 CH5 CH6
CH4 CH5 CH6
n-m <= 0
T = 2 frames + (n - m)
Zarlink Semiconductor Inc.
ZL50018
Frame N
34
CH7 CH8 CH9
CH7 CH8 CH9
CH7 CH8 CH9
CH7 CH8 CH9
0 < n-m < 7
1 frame + (n-m)
STio < STi
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
L-2 L-1 CH0 CH1 CH2 CH3
n-m = 7
STio >= STi
Frame N + 1
n-m
Data Sheet
n-m > 7

Related parts for ZL50018