TSI-2 AGERE [Agere Systems], TSI-2 Datasheet - Page 31

no-image

TSI-2

Manufacturer Part Number
TSI-2
Description
2k x 2k Time-Slot Interchanger
Manufacturer
AGERE [Agere Systems]
Datasheet
Data Sheet, Revision 3
September 21, 2005
6 Register Description
This section describes the purpose and operation of each register bit, its dependencies, and its initial state.
6.1 Device Addressing Notes
All device addresses shown are physical byte offset addresses in the microprocessor space, not the actual addresses in the
device itself. The device uses 2
The following assumptions are made:
Note: All addresses are expressed in hexadecimal. Unless otherwise indicated by a 0x, register bit states (in default states)
6.2 Acronyms Used
6.3 Address Map
Table 6-1. Address Map
Note: The address space is expressed in decimal. Because ADDR[00] on the device is connected to ADDR[01] on the mi-
Agere Systems Inc.
Global Control
Connection Store Generator
Test Pattern Generator and Monitor
Reserved
CHI Control
Switch Fabric Control
Reserved
Reserved
Connection Store
Reserved
The device is connected to the microprocessor as a 16-bit word accessed device (not byte addressable), with ADDR[00]
connected to address bit 1 of the microprocessor.
The microprocessor’s address bit 0 (high/low byte) is not used by the device.
CS—Connection store.
CSG—Connection store generator.
PLL—Phase-locked loop.
SF—Switch fabric.
TPG—Test pattern generator.
TPM—Test pattern monitor.
VCO—Voltage-controlled oscillator.
are expressed in binary.
croprocessor, the device only occupies even addresses in the microprocessor address space.
Register Groups
17
bytes of address spectrum.
Address Space (Words)
24,576
16,364
16,324
1,920
4,096
512
256
256
256
896
2k x 2k Time-Slot Interchanger
0x00A00—0x010FE
0x04000—0x0FFFE
0x18000—0x1FFFE
0x00000—0x003FE
0x00400—0x005FE
0x00600—0x007FE
0x00800—0x009FE
0x02000—0x03FFE
0x10000—0x17FFE
0x01100—0x01FFE
Address Range
TSI-2
31

Related parts for TSI-2