MCF5282CVM66 Freescale, MCF5282CVM66 Datasheet - Page 545

MCF5282CVM66

Manufacturer Part Number
MCF5282CVM66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5282CVM66

Cpu Family
MCF528x
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Interface Type
CAN/I2C/QSPI/UART
Total Internal Ram Size
64KB
# I/os (max)
150
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
3.3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
MA-BGA
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM66
Manufacturer:
FREESCAL
Quantity:
152
Part Number:
MCF5282CVM66
Manufacturer:
FREESCALE
Quantity:
1 002
Part Number:
MCF5282CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVM66
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MCF5282CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
28.6
This subsection describes the QADC registers.
28.6.1
The QADCMCR contains bits that control QADC debug and stop modes and determine the privilege level
required to access most registers.
Freescale Semiconductor
1
2
3
S = CPU supervisor mode access only. S/U = CPU supervisor or user mode access. User mode accesses to
supervisor only addresses have no effect and result in a cycle termination transfer error.
Access results in the module generating an access termination transfer error if not in test mode.
Read/writes have no effect and the access terminates with a transfer error exception.
Address
0x19_0014–
0x19_0200–
0x19_0280–
0x19_0300–
0x19_0380–
0x19_027e
0x19_037e
IPSBAR +
0x19_01fe
0x19_02fe
0x19_03fe
Reset
Reset
R/W:
Field
R/W:
Register Descriptions
Field
Offset
QADC Module Configuration Register (QADCMCR)
QSTOP
SUPV
R/W
15
7
Figure 28-3. QADC Module Configuration Register (QADCMCR)
R/W
QDBG
14
6
Table 28-2. QADC Memory Map (continued)
Right Justified, Unsigned Result Register (RJURR)
Left Justified, Unsigned Result Register (LJURR)
Left Justified, Signed Result Register (LJSRR)
MSB
Conversion Command Word Table (CCW)
13
IPSBAR + 0x19_0000, 0x19_0001
Reserved
0000_0000
1000_0000
(3)
R
R
Queued Analog-to-Digital Converter (QADC)
LSB
Access
8
0
S/U
S/U
S/U
S/U
1
28-7

Related parts for MCF5282CVM66