MCF5282CVM66 Freescale, MCF5282CVM66 Datasheet - Page 278

MCF5282CVM66

Manufacturer Part Number
MCF5282CVM66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5282CVM66

Cpu Family
MCF528x
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Interface Type
CAN/I2C/QSPI/UART
Total Internal Ram Size
64KB
# I/os (max)
150
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
3.3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
MA-BGA
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM66
Manufacturer:
FREESCAL
Quantity:
152
Part Number:
MCF5282CVM66
Manufacturer:
FREESCALE
Quantity:
1 002
Part Number:
MCF5282CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVM66
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MCF5282CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Synchronous DRAM Controller Module
15.2.2.2 DRAM Address and Control Registers (DACR0/DACR1)
The DACRn registers, shown in
for memory blocks 0 and 1 of the SDRAM controller. Address and timing are also controlled by bits in
DACRn.
Table 15-5
15-6
31–18
17–16
13–12
Address
Bit
15
14
11
Reset
Field
R/W
describes DACRn fields.
Name
CASL CAS latency. Affects the following SDRAM timing specifications. Timing nomenclature varies with
RE
BA
31
Base address register. With DCMR[BAM], determines the address range in which the associated
DRAM block is located. Each BA bit is compared with the corresponding address of the current bus
cycle. If all unmasked bits match, the address hits in the associated DRAM block. BA functions the
same as in asynchronous operation.
Reserved, should be cleared.
Refresh enable. Determines when the DRAM controller generates a refresh cycle to the DRAM block.
0 Do not refresh associated DRAM block
1 Refresh associated DRAM block
Reserved, should be cleared.
manufacturers. Refer to the SDRAM specification for the appropriate timing nomenclature:
Reserved, should be cleared.
t
t
t
t
t
command
t
RCD
CASL
RAS
RP
RWL
EP
—Last data out to precharge command
—Precharge command to
—SRAS assertion to SCAS assertion
,
Figure 15-3. DRAM Address and Control Register (DACRn)
t
—SCAS assertion to data out
RDL
ACTV
—Last data input to precharge
Uninitialized
BA
command to precharge command
Figure
Table 15-5. DACRn Field Descriptions
Parameter
IPSBAR+0x048 (DACR0); 0x050 (DACR1)
15-3, contain the base address compare value and the control bits
ACTV
18 17 16 15 14 13 12 11 10 9
command
Description
R/W
RE — CASL —
0
CASL= 00 CASL = 01 CASL= 10 CASL= 11
Uninitialized
1
1
2
1
1
1
Number of Bus Clocks
CBM
2
2
4
2
1
1
8
— IMRS PS IP
7
0
6
Freescale Semiconductor
3
3
6
3
1
1
5
Uninitialized
4
3
2
6
1
3
3
3
1
0

Related parts for MCF5282CVM66