MC9S12XDT512CAA Freescale, MC9S12XDT512CAA Datasheet - Page 705

no-image

MC9S12XDT512CAA

Manufacturer Part Number
MC9S12XDT512CAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512CAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
19.3.1.10 Debug State Control Register 3 (DBGSCR3)
Read: Anytime
Write: Anytime when DBG not armed.
This register is visible at 0x0027 only with COMRV[1]=1. The state control register 3 selects the targeted
next state while in State3. The matches refer to the match channels of the comparator match control logic
as depicted in
Freescale Semiconductor
SC[3:0]
0x0027
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
SC[3:0}
Reset
Field
3–0
W
R
State Control Bits — These bits select the targeted next state while in State2, based upon the match event.
See
The trigger priorities described in
the lower channel number ([0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to final
state has priority over all other matches.
0
0
7
Figure 19-1
Table
Match1 triggers to State3....... Match0 triggers final state....... Other matches have no effect
Match2 triggers to State3....... Match0 triggers final state....... Other matches have no effect
Match3 triggers to State3....... Match1 triggers final state....... Other matches have no effect
Match0 triggers to State1....... Match1 triggers to State3....... Other matches have no effect
Match0 triggers to State1....... Match2 triggers to State3....... Other matches have no effect
Match1 triggers to State1....... Match3 triggers to State3....... Other matches have no effect
Unimplemented or Reserved
19-23.
Figure 19-12. Debug State Control Register 3 (DBGSCR3)
0
0
6
and described in
Table 19-23. State2 Sequencer Next State Selection
Match3 triggers to final state....... Other matches have no effect
Table 19-22. DBGSCR2 Field Descriptions
Match3 triggers to State1....... Other matches have no effect
Match3 triggers to State3....... Other matches have no effect
MC9S12XDP512 Data Sheet, Rev. 2.21
0
0
5
Table 19-38
Section 19.3.1.11.1, “Debug Comparator Control Register
Any match triggers to final state
Any match triggers to state1
Any match triggers to state3
0
0
4
dictate that in the case of simultaneous matches, the match on
Description
Reserved
Reserved
Reserved
Reserved
Description
SC3
0
3
Chapter 19 S12X Debug (S12XDBGV2) Module
SC2
0
2
SC1
0
1
SC0
0
0
707

Related parts for MC9S12XDT512CAA