MC9S12XDT512CAA Freescale, MC9S12XDT512CAA Datasheet - Page 422

no-image

MC9S12XDT512CAA

Manufacturer Part Number
MC9S12XDT512CAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512CAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 10 Freescale’s Scalable Controller Area Network (S12MSCANV3)
10.3
This section provides a detailed description of all registers accessible in the MSCAN.
10.3.1
Figure 10-3
register address results from the addition of base address and address offset. The base address is
determined at the MCU level and can be found in the MCU memory map description. The address offset
is defined at the module level.
The MSCAN occupies 64 bytes in the memory space. The base address of the MSCAN module is
determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the
first address of the module address offset.
The detailed register descriptions follow in the order they appear in the register map.
422
CANCTL0
CANCTL1
Register
0x0000
0x0001
Name
Memory Map and Register Definition
Module Memory Map
gives an overview on all registers and their individual bits in the MSCAN memory map. The
R
W
R
W
TXCAN
RXFRM
CAN_H
CANE
Bit 7
CAN node 1
CAN Controller
(MSCAN)
Transceiver
MCU
= Unimplemented or Reserved
CLKSRC
RXACT
Figure 10-3. MSCAN Register Summary
6
MC9S12XDP512 Data Sheet, Rev. 2.21
CAN_L
RXCAN
Figure 10-2. CAN System
LOOPB
CSWAI
5
CAN Bus
LISTEN
SYNCH
CAN node 2
4
BORM
TIME
3
CAN node n
u = Unaffected
WUPM
WUPE
2
Freescale Semiconductor
SLPRQ
SLPAK
1
INITRQ
INITAK
Bit 0

Related parts for MC9S12XDT512CAA