HD6417750RF200DV Renesas Electronics America, HD6417750RF200DV Datasheet - Page 960

MPU 1.5/3.3V 0K I-TEMP PB-FREE 2

HD6417750RF200DV

Manufacturer Part Number
HD6417750RF200DV
Description
MPU 1.5/3.3V 0K I-TEMP PB-FREE 2
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417750RF200DV

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
28
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.35 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-QFP Exposed Pad, 208-eQFP, 208-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417750RF200DV
Manufacturer:
FREESCALE
Quantity:
450
Section 20 User Break Controller (UBC)
20.5
Instruction Access Cycle Break Condition Settings
• Register settings: BASRA = H'80 / BARA = H'00000404 / BAMRA = H'00 /
• Register settings: BASRA = H'80 / BARA = H'00037226 / BAMRA = H'00 /
• Register settings: BASRA = H'80 / BARA = H'00027128 / BAMRA = H'00 /
Rev.7.00 Oct. 10, 2008 Page 874 of 1074
REJ09B0366-0700
BBRA = H'0014 / BASRB = H'70 / BARB = H'00008010 / BAMRB = H'01 /
BBRB = H'0014 / BDRB = H'00000000 / BDMRB = H'00000000 / BRCR = H'0400
Conditions set: Independent channel A/channel B mode
⎯ Channel A: ASID: H'80 / address: H'00000404 / address mask: H'00
⎯ Channel B: ASID: H'70 / address: H'00008010 / address mask: H'01
A user break is generated after execution of the instruction at address H'00000404 with
ASID = H'80, or before execution of an instruction at addresses H'00008000–H'000083FE
with ASID = H'70.
BBRA = H'0016 / BASRB = H'70 / BARB = H'0003722E / BAMRB = H'00 /
BBRB = H'0016 / BDRB = H'00000000 / BDMRB = H'00000000 / BRCR = H'0008
Conditions set: Channel A → channel B sequential mode
⎯ Channel A: ASID: H'80 / address: H'00037226 / address mask: H'00
⎯ Channel B: ASID: H'70 / address: H'0003722E / address mask: H'00
The instruction at address H'00037266 with ASID = H'80 is executed, then a user break is
generated before execution of the instruction at address H'0003722E with ASID = H'70.
BBRA = H'001A / BASRB = H'70 / BARB = H'00031415 / BAMRB = H'00 /
BBRB = H'0014 / BDRB = H'00000000 / BDMRB = H'00000000 / BRCR = H'0000
Bus cycle: instruction access (post-instruction-execution), read (operand size not included
in conditions)
Data: H'00000000 / data mask: H'00000000
Bus cycle: instruction access (pre-instruction-execution), read (operand size not included in
conditions)
Bus cycle: instruction access (pre-instruction-execution), read, word
Data: H'00000000 / data mask: H'00000000
Bus cycle: instruction access (pre-instruction-execution), read, word
Examples of Use

Related parts for HD6417750RF200DV