HD6435348R Hitachi Semiconductor, HD6435348R Datasheet - Page 259

no-image

HD6435348R

Manufacturer Part Number
HD6435348R
Description
Single-Chip Microcomputer
Manufacturer
Hitachi Semiconductor
Datasheet
Bit 7—Overflow Flag (OVF): This bit indicates that the watchdog timer count has overflowed.
Bit 7
OVF
0
1
* OVF is not set in watchdog timer mode.
Bit 6—Timer Mode Select (WT/IT): This bit selects whether to operate in the watchdog timer
mode or interval timer mode.
Bit 6
WT/IT
0
1
Bit 5—Timer Enable (TME): This bit enables or disables the timer.
Bit 5
TME
0
1
Bits 4 and 3—Reserved: These bits cannot be modified and are always read as 1.
Bits 2, 1, and 0—Clock Select (CKS2, CKS1, and CKS0): These bits select one of eight clock
sources obtained by dividing the system clock (ø).
The overflow interval listed in the table below is the time from when the watchdog timer counter
begins counting from H'00 until an overflow occurs.
Description
This bit is cleared to from 1 to 0 when the CPU reads (Initial value)
the OVF bit after it has been set to 1, then writes a 0 in this bit.
This bit is set to 1 when TCNT changes from H'FF to H'00.*
Description
Interval timer mode (interval timer interrupt request)
Watchdog timer mode (reset)
Description
TCNT is initialized to H'00 and stopped.
TCNT runs. A reset or interrupt request is generated when the count overflows.
244
(Initial value)
(Initial value)

Related parts for HD6435348R