HD6413003RVF RENESAS [Renesas Technology Corp], HD6413003RVF Datasheet - Page 149

no-image

HD6413003RVF

Manufacturer Part Number
HD6413003RVF
Description
microcontroller (MCU)
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Figure 6-19 shows the timing when the bus right is requested by an external bus master during a
read cycle in a two-state-access area. There is a minimum interval of two states from when the
BREQ signal goes low until the bus is released.
Figure 6-19 External-Bus-Released State (Two-State-Access Area, During Read Cycle)
ø
Address
Data bus
(D
AS
HWR
BREQ
BACK
1
2
3
4, 5
6
15
,
to D )
RD
Low
BACK
BREQ
High
BREQ
,
LWR
0
BREQ
BREQ
signal goes low at end of CPU read cycle, releasing bus right to external bus master.
pin continues to be sampled while bus is released to external bus master.
signal goes high, ending bus-release cycle.
High
signal is sampled twice consecutively.
signal is sampled at rise of T state.
T
0
1
CPU cycles
Minimum 2 cycles
T
1
Address
T
0
2
2
131
3
External bus released
High-impedance
High-impedance
High-impedance
High-impedance
4
5
6
CPU cycles

Related parts for HD6413003RVF