HD6412332 RENESAS [Renesas Technology Corp], HD6412332 Datasheet - Page 879

no-image

HD6412332

Manufacturer Part Number
HD6412332
Description
Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6412332
Manufacturer:
SMD
Quantity:
6
Part Number:
HD6412332FC25V
Manufacturer:
ALLEGRO
Quantity:
4 340
Part Number:
HD6412332VFC25V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Bit 5—Division Ratio Select (DIV): When the DIV bit is set to 1, the medium-speed mode is
disabled and a clock obtained using the division ratio set with bits SCK2 to SCK0 is supplied to
the entire chip. In this way, the current dissipation within the chip is reduced in proportion to the
division ratio. As the frequency of φ changes, the following points must be noted.
• The division ratio set with bits SCK2 to SCK0 should be selected so as to fall within the
• All internal modules basically operate on φ. Note, therefore, that time processing involving the
• The division ratio can be changed while the chip is operating. The clock output from the φ pin
• Do not set the DIV bit and bits SCK2 to SCK0 simultaneously. First set the DIV bit, then bits
Bit 5
DIV
0
1
Bits 4 and 3—Reserved: These bits cannot be modified and are always read as 0.
Bits 2 to 0—System Clock Select 2 to 0 (SCK2 to SCK0): When the DIV bit is cleared to 0,
these bits select the medium-speed mode; when the DIV bit is set to 1, they select the division
ratio of the clock supplied to the entire chip.
guaranteed operation range of clock cycle time tcyc given in the AC timing table in the
Electrical Characteristics section. Ensure that φ min = 2 MHz, and the condition φ < 2 MHz
does not arise.
timers, the SCI, etc., will change when the division ratio changes. The wait time when software
standby is cleared will also change in line with a change in the division ratio.
will also change when the division ratio is changed. The frequency of the clock output from
the φ pin in this case will be as follows:
Where:
SCK2 to SCK0.
Description
mode is set
supplied to the entire chip
When bits SCK2 to SCK0 are set to other than high-speed mode, medium-speed
When bits SCK2 to SCK0 are set to other than high-speed mode, a divided clock is
φ = EXTAL × n
EXTAL: Crystal resonator or external clock frequency
n:
Division ratio (n = φ/2, φ/4, or φ/8)
Rev.4.00 Sep. 07, 2007 Page 849 of 1210
REJ09B0245-0400
(Initial value)

Related parts for HD6412332