HD6412332 RENESAS [Renesas Technology Corp], HD6412332 Datasheet - Page 224

no-image

HD6412332

Manufacturer Part Number
HD6412332
Description
Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6412332
Manufacturer:
SMD
Quantity:
6
Part Number:
HD6412332FC25V
Manufacturer:
ALLEGRO
Quantity:
4 340
Part Number:
HD6412332VFC25V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
6.10
6.10.1
The chip can release the external bus in response to a bus request from an external device. In the
external bus-released state, the internal bus master continues to operate as long as there is no
external access.
If an internal bus master wants to make an external access in the external bus-released state, or if a
refresh request is generated, it can issue a request off-chip for the bus request to be dropped.
The BREQOPS bit can be used to change the BREQO output pin from PF
6.10.2
In external expanded mode, the bus can be released to an external device by setting the BRLE bit
in BCRL to 1. Driving the BREQ pin low issues an external bus request to the chip. When the
BREQ pin is sampled, at the prescribed timing the BACK pin is driven low, and the address bus,
data bus, and bus control signals are placed in the high-impedance state, establishing the external
bus-released state.
In the external bus-released state, an internal bus master can perform accesses using the internal
bus. When an internal bus master wants to make an external access, it temporarily defers
activation of the bus cycle, and waits for the bus request from the external bus master to be
dropped. If a refresh request is generated in the external bus-released state, refresh control is
deferred until the external bus master drops the bus request.
If the BREQOE bit in BCRL is set to 1, when an internal bus master wants to make an external
access in the external bus-released state, or when a refresh request is generated, the BREQO pin is
driven low and a request can be made off-chip to drop the bus request.
When the BREQ pin goes high, the BACK pin is driven high at the prescribed timing and the
external bus-released state is terminated.
If an external bus release request and external access occur simultaneously, the order of priority is
as follows:
If a refresh request and external bus release request occur simultaneously, the order of priority is
as follows:
Rev.4.00 Sep. 07, 2007 Page 194 of 1210
REJ09B0245-0400
(High) External bus release > Internal bus master external access (Low)
(High) Refresh > External bus release (Low)
Bus Release
Overview
Operation
2
to P5
3
.

Related parts for HD6412332