psd835g2 STMicroelectronics, psd835g2 Datasheet - Page 91

no-image

psd835g2

Manufacturer Part Number
psd835g2
Description
Configurable Memory System On A Chip For 8-bit Microcontrollers
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD835G2
Manufacturer:
ST
0
Part Number:
psd835g2-12U
Manufacturer:
ST
0
Part Number:
psd835g2-12UI
Manufacturer:
ST
0
Part Number:
psd835g2-70U
Manufacturer:
ON
Quantity:
2 100
Part Number:
psd835g2-70U
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
psd835g2-70U
Manufacturer:
ST
Quantity:
20 000
Part Number:
psd835g2-70U/90U
Manufacturer:
ST
0
Part Number:
psd835g2-90U
Manufacturer:
TRIQUINT
Quantity:
22
Part Number:
psd835g2-90U
Manufacturer:
ST
Quantity:
20 000
Part Number:
psd835g2-90UI
Manufacturer:
ST
Quantity:
201
Part Number:
psd835g2V-12UI
Manufacturer:
INFINEON
Quantity:
3 392
PSD835G2
18.4
18.5
PSD Chip Select Input (CSI, PD2)
PD2 of port D can be configured in PSDsoft as the PSD Chip Select Input (CSI). When low,
the signal selects and enables the internal (primary) Flash memory, secondary Flash
memory, SRAM, and I/O blocks for READ or WRITE operations involving the PSD. A high on
PSD Chip Select Input (CSI, PD2) disables the primary Flash memory, secondary Flash
memory, and SRAM, and reduces the PSD power consumption. However, the PLD and I/O
signals remain operational when PSD Chip Select Input (CSI, PD2) is high.
There may be a timing penalty when using PSD Chip Select Input (CSI, PD2) depending on
the speed grade of the PSD that you are using. See the timing parameter t
Input clock
The PSD provides the option to turn off CLKIN (PD1) to the PLD to save AC power
consumption. CLKIN (PD1) is an input to the PLD AND Array and the output macrocells
(OMC).
During Power-down mode, or, if CLKIN (PD1) is not being used as part of the PLD logic
equation, the clock should be disabled to save AC power. CLKIN (PD1) is disconnected from
the PLD AND Array or the macrocells block by setting bits 4 or 5 to a ’1’ in PMMR0.
Figure 31. Enable power-down flowchart
No
by setting PMMR0 bits 4 and 5
Disable desired inputs to PLD
Set PMMR0 Bit 1 = 1
and PMMR2 bit 0.
PSD in Power
OPTIONAL
for 15 CLKIN
Enable APD
ALE/AS idle
Down Mode
clocks?
RESET
Yes
AI02892B
Power management
SLQV
in
Table
91/120
43.

Related parts for psd835g2