peb2035 ETC-unknow, peb2035 Datasheet - Page 14

no-image

peb2035

Manufacturer Part Number
peb2035
Description
Communications Advanced Cmos Frame Aligner
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2035
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
peb2035N
Manufacturer:
SIEMENS
Quantity:
25
Part Number:
peb2035N
Manufacturer:
INFINEON
Quantity:
5 510
Part Number:
peb2035N
Manufacturer:
MIENENS
Quantity:
20 000
Part Number:
peb2035N
Quantity:
50
Part Number:
peb2035N-V4.1
Manufacturer:
SIMENS
Quantity:
20 000
Part Number:
peb2035N-VA3
Manufacturer:
SIMENS
Quantity:
20 000
Part Number:
peb2035NV4.1
Manufacturer:
SIEMENS
Quantity:
5 076
Part Number:
peb2035NV4.1
Manufacturer:
SIEMENS
Quantity:
5 087
Part Number:
peb2035NV4.1
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
peb2035P
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
peb2035P
Manufacturer:
SIEMENS
Quantity:
1 000
Part Number:
peb2035P
Manufacturer:
INFINEON
Quantity:
1 000
1.3
P-LCC
Pin No.
30
31
32
33
Semiconductor Group
Pin Definitions and Functions (cont’d)
P-DIP
Pin No.
26
27
28
29
Symbol
RDIM
RDIP
SYPQ
ROID /
XRCLK
Input (I)
Output (O)
I
I
I
I
Function
Receive Data In Minus
Receive Data In Plus
Inputs for received dual rail PCM(+) and PCM(–)
route signals which will be latched on negative
transitions of RRCLK. Input sense is selected by
bit RC0.RDIS (after RESET: active low). Signal
decoding depends on the PCM mode selected via
bit MODE.PMOD:
– PCM 30: HDB3 line code with 2048 kbit/s.
– PCM 24: If optical interface mode is disabled
Synchronous Pulse
Defines the beginning of time-slot 0 at system
highway ports RDO, and XDI in conjunction with
the values of registers RC0.RCO, RC1.RTO,
XC0.XCO, and XC1.XTO.
Pulse Cycle: Integer multiple of 125 s.
PCM 30: Receive Optical Interface Data
Unipolar data received from fibre optical interface
with 2048 kbit/s. The input sense is programmed
via bit RC0.RDIS. Latching of data is done with the
falling edge of RRCLK if optical interface mode is
enabled via bit MODE.OPT.
PCM 24: Transmit Route Clock
Input for 1544-kHz transmit route clock provided
from an external clock generator. To avoid
transmit slips it must be phase locked to a
common submultiple of the system clock SCLK
such as 8 kHz. In case of an error condition
reported via bit ASR.XSLP the transmit time-slot
counter has to be set to its initial start position by
programming its offset value XC1.XTO5 … 0.
14
the selected line code with 1544 kbit/s depends
on bit MODE.CODE (B8ZS or AMI with B7
stuffing). After enabling optical interface mode
via bit MODE.OPT port RDIP will be switched
to input for single rail unipolar data. In this case,
port RDIM has no function.
PEB 2035

Related parts for peb2035