HSDC-JAKIT1W2/DB NXP Semiconductors, HSDC-JAKIT1W2/DB Datasheet - Page 20

no-image

HSDC-JAKIT1W2/DB

Manufacturer Part Number
HSDC-JAKIT1W2/DB
Description
DAC/ADC LATTICE KIT
Manufacturer
NXP Semiconductors
Series
-r

Specifications of HSDC-JAKIT1W2/DB

Main Purpose
Interface, ADC/DAC for Lattice ECP3 FPGA
Embedded
Yes, FPGA / CPLD
Utilized Ic / Part
ADC1413D, DAC1408D, ECP3 FPGA
Primary Attributes
Loop Back Demo with 2 High Speed Converters
Secondary Attributes
USB Powered
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-6898
NXP Semiconductors
DAC1408D650
Product data sheet
10.2.5.4 All slave mode
The external reference is provided by the JESD204A transmitter. All DACs are configured
in slave mode.
The MDS signal is now driven from the transmitter. It is generated at the end of the
inter-lane alignment phase (see the JESD204A standard for details).
The transmitter must also compensate for the DAC latency. Although the DAC has an
internal samples delay line, it cannot handle large delays.
In this mode, PCB layout is also important. The following delay equation applies:
t
Fig 11. All slave mode
t
mds
INSERTION
/A/
TDAC t
JESD204A
TX
All information provided in this document is subject to legal disclaimers.
dT
Rev. 4 — 26 November 2010
, where t is the clock skew considered close to DAC pins.
MDS
SYNC_0
SYNC_1
SYNC_2
DIG
DIG
DIG
2, 4 or 8 interpolating DAC with JESD204A
ref_A
ref_A
ref_A
BUFFER
BUFFER
BUFFER
MGMT
MGMT
MGMT
COMP
COMP
COMP
CLK
CLK
CLK
mds_out
mds_out
mds_out
mds_in
mds_in
mds_in
Q
Q
Q
I
I
I
DAC
DAC
DAC
DAC1408D650
DISTRIBUTION
CLOCK
© NXP B.V. 2010. All rights reserved.
SLAVE
SLAVE
SLAVE
DAC 0
DAC 1
DAC 2
REF_CLOCK
001aal069
20 of 98

Related parts for HSDC-JAKIT1W2/DB