ENC424J600-I/ML Microchip Technology, ENC424J600-I/ML Datasheet - Page 69

IC ETHERNET CTRLR W/SPI 44-QFN

ENC424J600-I/ML

Manufacturer Part Number
ENC424J600-I/ML
Description
IC ETHERNET CTRLR W/SPI 44-QFN
Manufacturer
Microchip Technology
Datasheets

Specifications of ENC424J600-I/ML

Package / Case
44-QFN
Controller Type
Ethernet Controller
Interface
SPI
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
96mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Input Voltage Range (max)
5.5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
117 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164132 - BOARD DAUGHTER PICTAIL ETHERNET
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ENC424J600-I/ML
Manufacturer:
Microchip
Quantity:
1 330
5.3.7
PSP Mode 9 is a 16-bit, fully-multiplexed mode that is
available on 64-pin devices only. The parallel interface
consists of 16 bidirectional data pins (AD<15:0>); the
lower 14 (AD<13:0>) also function as address pins. To
select PSP Mode 9, tie PSPCFG2 and PSPCFG3 to
V
shows the connections required.
This mode uses an active-high Read (RD) strobe and
two Write (WRH and WRL) strobes in conjunction with
separate Chip Select (CS) and Address Latch (AL)
inputs. These five pins allow the host to select the
device, latch an address and then signal when a read
operation is desired or when valid data is being
presented to be written to either the low byte, high byte
or both. For proper operation while the ENCX24J600 is
selected, do not assert RD or AL while simultaneously
asserting either WRL or WRH.
AD<15:0> stay in a high-impedance state any time CS
or RD is low.
To perform a read operation:
1.
2.
3.
4.
5.
FIGURE 5-19:
 2010 Microchip Technology Inc.
DD
, while connecting PSPCFG1 to V
Raise CS (if connected to the host).
Present the address to read from on AD<13:0>.
Strobe AL high, then low.
Set the host controller’s AD<15:0> bus pins as
inputs.
Raise RD.
Note 1: Use of the CS strobe from the controller is optional. If not used, tie CS to V
MODE 9
2: WRL and WRH may optionally be tied together to form a 16-bit write strobe. See Section 5.2.3 “Write Select
3: Use of the external interrupt signal to the controller is optional.
Pins” for details.
DEVICE CONNECTIONS FOR PSP MODE 9
Host MCU
PMD<15:0>
PMWRH
PMWRL
PMCSx
SS
PMALL
INTx
PMRD
. Figure 5-19
(3)
+3.3V
16
(2)
ENC424J600/624J600
The AD<15:0> bus begins driving out indeterminate
data for a brief period, then switches to the correct read
data after the appropriate read access time has
elapsed. When RD is lowered, the AD<15:0> pins
return to a high-impedance state.
The device always outputs a full 16 bits of data for each
read request. If only 8 bits of data are required, read the
data from the correct pins (AD<15:8> or AD<7:0>) and
discard the remaining byte.
To perform a write operation:
1.
2.
3.
4.
5.
6.
If a subsequent read or write of the same memory
address is desired, it is possible to restrobe RD, WRL
or WRH without going through another address latch
cycle.
Sample timing diagrams for reading and writing data in
this mode are provided in Figure 5-20 and Figure 5-21,
respectively.
100 k 
Raise CS (if connected to the host).
Present the address to write to on AD<13:0>.
Strobe AL.
If writing to the low byte of the memory location,
present the data on AD<7:0>, then strobe WRL
high, then low.
If writing to the high byte, present the data on
AD<15:8>, then strobe WRH.
If writing a whole word, strobe both WRL and
WRH simultaneously.
AD<15:0>
INT/SPISEL
PSPCFG1
PSPCFG2
PSPCFG3
CS
RD
WRL
AL
WRH
(1)
(2)
ENC624J600
DD
.
DS39935C-page 67

Related parts for ENC424J600-I/ML