UPD78F0386GK-8EU-A Renesas Electronics America, UPD78F0386GK-8EU-A Datasheet - Page 508

no-image

UPD78F0386GK-8EU-A

Manufacturer Part Number
UPD78F0386GK-8EU-A
Description
MCU 96KB FLASH 5KB RAM
Manufacturer
Renesas Electronics America
Series
78K0/Lx2r
Datasheet

Specifications of UPD78F0386GK-8EU-A

Core Processor
78K/0
Core Size
8-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
LCD, LVD, POR, PWM, WDT
Number Of I /o
26
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
at 0000H and 0001H when the reset signal is generated.
circuit voltage detection, and each item of hardware is set to the status shown in Tables 22-1 and 22-2. Each pin is
high impedance during reset signal generation or during the oscillation stabilization time just after a reset release.
level is input to the RESET pin and program execution is started with the internal high-speed oscillation clock after
reset processing. A reset by the watchdog timer is automatically released, and program execution starts using the
internal high-speed oscillation clock (see Figures 22-2 to 22-4) after reset processing. Reset by POC and LVI circuit
power supply detection is automatically released when V
execution starts using the internal high-speed oscillation clock (see CHAPTER 23 POWER-ON-CLEAR CIRCUIT
and CHAPTER 24 LOW-VOLTAGE DETECTOR) after reset processing.
506
The following four operations are available to generate a reset signal.
(1) External reset input via RESET pin
(2) Internal reset by watchdog timer program loop detection
(3) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit
(4) Internal reset by comparison of supply voltage and detection voltage of low-power-supply detector (LVI)
External and internal resets have no functional differences. In both cases, program execution starts at the address
A reset is applied when a low level is input to the RESET pin, the watchdog timer overflows, or by POC and LVI
When a low level is input to the RESET pin, the device is reset. It is released from the reset status when a high
Cautions 1. For an external reset, input a low level for 10 s or more to the RESET pin.
2. During reset input, the X1 clock, XT1 clock, internal high-speed oscillation clock, and internal
3. When the STOP mode is released by a reset, the STOP mode contents are held during reset
low-speed oscillation clock stop oscillating. External main system clock input and external
subsystem clock input become invalid.
input. However, the port pins become high-impedance.
CHAPTER 22 RESET FUNCTION
User’s Manual U17504EJ2V0UD
DD
V
POC
or V
DD
V
LVI
after the reset, and program

Related parts for UPD78F0386GK-8EU-A