DSPIC33EP128MC504-I/PT Microchip Technology, DSPIC33EP128MC504-I/PT Datasheet - Page 103

no-image

DSPIC33EP128MC504-I/PT

Manufacturer Part Number
DSPIC33EP128MC504-I/PT
Description
Digital Signal Processors & Controllers - DSP, DSC 16B 128KB FL 16KBR 60MHz 44P OpAmps
Manufacturer
Microchip Technology
Type
dsPIC33E/PIC24Er
Datasheet

Specifications of DSPIC33EP128MC504-I/PT

Rohs
yes
Core
dsPIC33E
Data Bus Width
16 bit
Program Memory Size
128 KB
Data Ram Size
16 KB
Maximum Clock Frequency
7.37 MHz, 32 kHz
Number Of Programmable I/os
35
Number Of Timers
5 x 16-bit, 2 x 32-bit
Device Million Instructions Per Second
70 MIPs
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Package / Case
TQFP-44
Mounting Style
SMD/SMT
Family / Core
dsPIC33E/PIC24E
Interface Type
CAN, I2C, SPI, UART
Minimum Operating Temperature
- 40 C
On-chip Adc
Yes
Product
DSPs
Program Memory Type
Flash
Supply Current
10 mA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC33EP128MC504-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
4.4.1
The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/
50X,
extends the available data space through a paging
scheme, which allows the available data space to be
accessed using MOV instructions in a linear fashion
for pre- and post-modified effective addresses (EA).
The upper half of base data space address is used
in conjunction with the data space page registers,
the 10-bit read page register (DSRPAG) or the 9-bit
write page register (DSWPAG), to form an extended
data space (EDS) address or Program Space
Visibility (PSV) address. The data space page
registers are located in the SFR space.
EXAMPLE 4-1:
 2011-2012 Microchip Technology Inc.
dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X, AND PIC24EPXXXGP/MC20X
and
Note: DS read access when DSRPAG = 0x000 will force an Address Error trap.
PAGED MEMORY SCHEME
PIC24EPXXXGP/MC20X
(DSRPAG = don't care)
EXTENDED DATA SPACE (EDS) READ ADDRESS GENERATION
EA<15> = 0
PSV address
Generate
architecture
0
DSRPAG
DSRPAG<8:0>
Select
No EDS access
Y
DSRPAG<9>
DSRPAG<9>
9 bits
N
= 1?
24-bit EDS EA
Construction of the EDS address is shown in
Figure
bit EA<15> = 1, DSRPAG<8:0> is concatenated onto
EA<14:0> to form the 24-bit EDS read address.
Similarly
DSWPAG<8:0> is concatenated onto EA<14:0> to
form the 24-bit EDS write address.
EA<15>
0
1
4-1. When DSRPAG<9> = 0 and base address
when
16-bit DS EA
15 bits
EA
EA
base
address
Select
Byte
Select
Byte
DS70657F-page 103
bit
EA<15> = 1,

Related parts for DSPIC33EP128MC504-I/PT