AM79C978 Advanced Micro Devices, AM79C978 Datasheet - Page 202

no-image

AM79C978

Manufacturer Part Number
AM79C978
Description
Single-Chip 1/10 Mbps PCI Home Networking Controller
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM79C978AKC
Manufacturer:
AMD
Quantity:
15
Part Number:
AM79C978AKC
Manufacturer:
AMD
Quantity:
8 000
Part Number:
AM79C978AKC/W
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM79C978AKCW
Manufacturer:
AMD
Quantity:
6 605
23
22
21
202
BPE
PAM
LAFM
Bus Parity Error is set by the
Am79C978 controller when a par-
ity error occurred on the bus inter-
face during data transfers to a
receive buffer. BPE is valid only
when ENP, OFLO, or BUFF are
set. The Am79C978 controller will
only set BPE when the advanced
parity error handling is enabled
by setting APERREN (BCR20, bit
10) to 1. BPE is set by the
Am79C978
cleared by the host.
Physical Address Match is set by
the Am79C978 controller when it
accepts the received frame due
to a match of the frame’s destina-
tion address with the content of
the physical address register.
PAM is valid only when ENP is
set. PAM is set by the Am79C978
controller and cleared by the
host.
Logical Address Filter Match is
set by the Am79C978 controller
when it accepts the received
frame based on the value in the
logical address filter register.
LAFM is valid only when ENP is
set.
Am79C978
cleared by the host.
This bit does not exist when the
Am79C978 controller is pro-
grammed to use 16-bit software
structures for the descriptor ring
entries (BCR20, bits 7-0, SW-
STYLE is cleared to 0).
This bit does not exist when the
Am79C978 controller is pro-
grammed to use 16-bit software
structures for the descriptor ring
entries (BCR20, bits 7-0, SW-
STYLE is cleared to 0).
Note that if DRCVBC (CSR15, bit
14) is cleared to 0, only BAM, but
not LAFM will be set when a
Broadcast frame is received,
even if the Logical Address Filter
is programmed in such a way that
a Broadcast frame would pass
the hash filter. If DRCVBC is set
to 1 and the Logical Address Fil-
ter is programmed in such a way
LAFM
is
controller
controller
set
by
and
and
the
Am79C978
20
19-16 RES
15-12 ONES
11-0
RMD2
Bit
31
30-16 RFRTAG
BAM
BCNT
ZERO
Name
that a Broadcast frame would
pass the hash filter, LAFM will be
set on the reception of a Broad-
cast frame.
This bit does not exist when the
Am79C978 controller is pro-
grammed to use 16-bit software
structures for the descriptor ring
entries (BCR20, bits 7-0, SW-
STYLE is cleared to 0).
Broadcast Address Match is set
by
when it accepts the received
frame, because the frame’s desti-
nation address is of the type
’Broadcast.’ BAM is valid only
when ENP is set. BAM is set by
the Am79C978 controller and
cleared by the host.
This bit does not exist when the
Am79C978 controller is pro-
grammed to use 16-bit software
structures for the descriptor ring
entries (BCR20, bits 7-0, SW-
STYLE is cleared to 0).
Reserved locations. These loca-
tions should be read and written
as zeros.
These four bits must be written as
ones. They are written by the host
and
Am79C978 controller.
Buffer Byte Count is the length of
the buffer pointed to by this de-
scriptor, expressed as the two’s
complement of the length of the
buffer. This field is written by the
host and unchanged by the
Am79C978 controller.
This
Am79C978 controller will write a
zero to this location.
Receive Frame Tag. Indicates
the Receive Frame Tag applied
from the EADI interface. This field
is user defined and has a default
value of all zeros. When RX-
FRTG (CSR7, bit 14) is set to 0,
Description
the Am79C978 controller
field
unchanged
is
reserved.
by
The
the

Related parts for AM79C978