SAA7114HV2T NXP Semiconductors, SAA7114HV2T Datasheet - Page 39

no-image

SAA7114HV2T

Manufacturer Part Number
SAA7114HV2T
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SAA7114HV2T

Lead Free Status / RoHS Status
Supplier Unconfirmed
Philips Semiconductors
SAA7114_3
Product data sheet
8.3 Scaler
The High Performance video Scaler (HPS) is based on the system as implemented in
previous products (e.g. SAA7140), but with some aspects enhanced. Vertical upsampling
is supported and the processing pipeline buffer capacity is enhanced, to allow more
flexible video stream timing at the image port, discontinuous transfers, and handshake.
The internal data flow from block to block is discontinuous dynamically, due to the scaling
process.
The flow is controlled by internal data valid and data request flags (internal handshake
signalling) between the sub-blocks; therefore the entire scaler acts as a pipeline buffer.
Depending on the actual programmed scaling parameters the effective buffer can exceed
to an entire line. The access/bandwidth requirements to the VGA frame buffer are reduced
significantly.
The high performance video scaler in the SAA7114 has the following major blocks:
The overall H and V zooming (HV_zoom) is restricted by the input/output data rate
relationships. With a safety margin of 2 % for running in and running out, the maximum
HV_zoom is equal to:
For example:
1. Input from decoder: 50 Hz, 720 pixel, 288 lines, 16-bit data at 13.5 MHz data rate,
Acquisition control (horizontal and vertical timer) and task handling (the
region/field/frame based processing)
Prescaler, for horizontal downscaling by an integer factor, combined with appropriate
band limiting filters, especially anti-aliasing for CIF format
Brightness, saturation, contrast control for scaled output data
Line buffer, with asynchronous read and write, to support vertical upscaling (e.g. for
videophone application, converting 240 into 288 lines, Y-C
Vertical scaling, with phase accurate Linear Phase Interpolation (LPI) for zoom and
downscale, or phase accurate Accumulation Mode (ACM) for large downscaling ratios
and better alias suppression
Variable Phase Delay (VPD), operates as horizontal phase accurate interpolation for
arbitrary non-integer scaling ratios, supporting conversion between square and
rectangular pixel sampling
Output formatter for scaled Y-C
used for raw data)
FIFO, 32-bit wide, with 64 pixel capacity in Y-C
Output interface, 8-bit or 16-bit (only if extended by H port) data pins wide,
synchronous or asynchronous operation, with stream events on discrete pins, or
coded in the data stream
1 cycle per pixel; output: 8-bit data at 27 MHz, 2 cycles per pixel; the maximum
HV_zoom is equal to:
Rev. 03 — 17 January 2006
0.98
0.98
------------------------------------------------------------------------------------------------------------------------------
in_pixel in_lines out_cycle_per_pix T_out_clk
---------------------------------------------------- -
720 288 2 37 ns
20 ms 24 64 s
B
-C
R
T_input_field T_v_blanking
4 : 2 : 2, Y-C
B
-C
B
PAL/NTSC/SECAM video decoder
=
-C
R
1.18
formats
R
4 : 1 : 1 and Y only (format also
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
B
-C
R
4 : 2 : 2)
SAA7114
39 of 144

Related parts for SAA7114HV2T