SAF82525 Infineon Technologies AG, SAF82525 Datasheet - Page 38

no-image

SAF82525

Manufacturer Part Number
SAF82525
Description
Data Communications ICs
Manufacturer
Infineon Technologies AG
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAF82525
Manufacturer:
S
Quantity:
32
Part Number:
SAF82525H
Manufacturer:
NEC
Quantity:
10
Part Number:
SAF82525HV2.1
Manufacturer:
INFINEON
Quantity:
490
Part Number:
SAF82525N
Quantity:
2 000
Part Number:
SAF82525N
Quantity:
5 510
Part Number:
SAF82525N
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
SAF82525N V2.1G-HSCX
Quantity:
1 500
Part Number:
SAF82525N-V2.1
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
SAF82525N-V21
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
SAF82525NV2.2
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
SAF82525NV2.2
0
4.2 Data Transfer Modes
Data transfer between the system memory and the HSCX for both transmit and receive
direction is controlled by either interrupts (Interrupt Mode), or independently from CPU
interaction using the HSCX’s 4-channel DMA interface (DMA Mode).
After RESET, the HSCX operates in Interrupt Mode, where data transfer must be done by the
CPU. The user selects the DMA Mode by setting the DMA bit in the XBCH register. Both
channels can be independently operated in either Interrupt or DMA Mode (e.g. Channel
A-DMA, Channel B-Interrupt).
3.3 Error Handling
Depending on the error type, erroneous frames are handled according table 1.
Table 1
Error Handling
Frame Type
I
S
Note: The station variables (V(S), V(R)) are not changed.
4
4.1 Register Set
The communication between the CPU and the HSCX is done via a set of directly accessible
8-bit registers. The CPU sets the operating modes, controls function sequences, and gets
status information by writing or reading these registers (Command/Status transfer). Complete
information concerning the register functions is provided in detailed register description. The
most important functions programmable via these registers are:
Each of two serial channels of HSCX is controlled via an equal, but totally independent register
file (channel A and channel B).
Semiconductor Group
CPU Interface
– setting of operating and clocking modes
– layer-2 functions
– data transfer modes (Interrupt, DMA)
– bus mode
– DPLL mode
– baudrate generator
– test loop
Error Type
CRC error
aborted
unexpec. N(S)
unexpec. N(R)
CRC error
aborted
unexpec. N(R)
with I-field
Generated
Response
S-frame
38
Generated
Interrupt
RME
RME
PCE
PCE
PCE
Rec. Status
CRC error
abort
SAB 82525
SAB 82526
SAF 82525
SAF 82526

Related parts for SAF82525