SAF82525 Infineon Technologies AG, SAF82525 Datasheet - Page 14
![no-image](/images/manufacturer_photos/0/3/328/infineon_technologies_ag_sml.jpg)
SAF82525
Manufacturer Part Number
SAF82525
Description
Data Communications ICs
Manufacturer
Infineon Technologies AG
Datasheet
1.SAF82525.pdf
(126 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
SAF82525HV2.1
Manufacturer:
INFINEON
Quantity:
490
Part Number:
SAF82525N
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
SAF82525N-V2.1
Manufacturer:
INTEL
Quantity:
20 000
Company:
Part Number:
SAF82525N-V21
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
SAF82525NV2.2
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
P-LCC P-MQFP
Pin Definitions and Functions (cont’d)
Pin No.
36
32
35
33
39
37
Semiconductor Group
41
37
40
38
44
42
Symbol
TxCLK A
TxCLK B
RxCLK A
RxCLK B
DRQRA
DRQRB
Input (I)
I/O
I
Output (O)
O
Function
Transmit Clock (channel A/channel B)
The functions of these pins depend on the programmed
clock mode, provided that the TSS bit in the CCR2 register
is reset. Programmed as inputs (if the TIO bit in CCR2 is
reset), they may supply either
Programmed as outputs (if the TIO bit in CCR2 is set), the
TxCLK pins supply either the
Receive Clock (channel A/channel B)
The functions of these pins also depend on the
programmed clock mode. In each channel, RxCLK may
supply either
DMA Request Receiver (channel A/channel B)
The receiver of the HSCX requests a DMA data transfer by
activating this line.
The DRQRn remains high as long as the receive FIFO
requires data transfers, thus always blocks of data (32, 16,
8 or 4 bytes) are transferred.
DRQRn is deactivated immediately following the falling
edge of the last read cycle.
–
–
–
–
–
–
–
–
the transmit clock for the respective channel (clock
mode 0, 2, 6),
or a transmit strobe signal (clock mode 1).
transmit clock of the respective channel which is
generated either
from the baudrate generator (clock mode 2, 6; TSS bit in
CCR2 set),
or from the DPLL circuit (clock mode 3, 7),
or from the crystal oscillator (clock mode 4)
or a tristate control signal indicating the programmed
transmit time-slot (clock mode 5).
the receive clock (clock mode 0)
or the receive and transmit clock (clock mode 1, 5)
or the clock for the baudrate generator (clock mode 2,
3),
or a crystal connection for the internal
oscillator (clock mode 4,6,7, RxCLK A/B together
with AxCLK A)
14
SAB
SAB
SAF
SAF
82525
82526
82525
82526