HFC-SP Cologne Chip AG, HFC-SP Datasheet - Page 40

no-image

HFC-SP

Manufacturer Part Number
HFC-SP
Description
Isdn S/t HDLC Basic Rate Controller
Manufacturer
Cologne Chip AG
Datasheet
863C@
3.10
For the FIFO data an 32K x 8 external SRAM is used. A 8K x 8 external SRAM is also possible but not
recommended.
The required access time is 80 ns or below. For the double clock mode (24.576 MHz) it is 40ns or below.
1024 Bytes of the external SRAM are reserved for internal HFC-SP use.
Table 4: SRAM and FIFO size
To initialise the HFC-S for 8K x 8 SRAM use:
For all further accesses to the CIRM register bit 4 must be set.
$ _V (#
*
If you connect the HFC-SP with the SRAM you can simplify PCB layout if you permutate address
lines and data lines. If you connect data lines of the SRAM with data lines of the HFC-SP and SR-
address lines of the HFC-SP with address lines of the SRAM you can do this in any order.
hint!
External SRAM
External SRAM
- write 18h to the CIRM register
- wait at least 4 clock cycles
- write 10h to the CIRM register
32K x 8
8K x 8
per channel and direction
B-channel FIFO size
1536 Bytes
7680 Bytes
D-channel FIFO size
per direction
512 Bytes
512 Bytes
:Q^eQbi " !
Cologne
Chip

Related parts for HFC-SP